Patents by Inventor Inbar Weintrob

Inbar Weintrob has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11385282
    Abstract: A semiconductor integrated circuit (IC) comprising a signal path combiner, comprising a plurality of input paths and an output path. The IC comprises a delay circuit having an input electrically connected to the output path, the delay circuit delaying an input signal by a variable delay time to output a delayed signal path. The IC may comprise a first storage circuit electrically connected to the output path and a second storage circuit electrically connected to the delayed signal path. The IC comprises a comparison circuit that compares outputs of the signal path combiner and the delayed signal, wherein the comparison circuit comprises a comparison output provided in a comparison data signal to at least one mitigation circuit.
    Type: Grant
    Filed: November 15, 2018
    Date of Patent: July 12, 2022
    Assignee: PROTEANTECS LTD.
    Inventors: Evelyn Landman, Shai Cohen, Yahel David, Eyal Fayneh, Inbar Weintrob
  • Publication number: 20220156206
    Abstract: An input/output (I/O) block for a semiconductor integrated circuit (IC), which includes: at least one I/O buffer, configured to define at least one signal path in respect of a connection to a remote I/O block via a communication channel, each signal path causing a respective signal edge slope; and an I/O sensor, coupled to the at least one signal path and configured to generate an output signal indicative of one or both of: (a) a timing difference between the signal edge for a first signal path and the signal edge for a second signal path, and (b) an eye pattern parameter for one or more of the at least one signal path.
    Type: Application
    Filed: January 31, 2022
    Publication date: May 19, 2022
    Inventors: Eyal FAYNEH, Evelyn LANDMAN, Shai COHEN, Guy REDLER, Inbar WEINTROB
  • Patent number: 11275700
    Abstract: An input/output (I/O) block for a semiconductor integrated circuit (IC), which includes: at least one I/O buffer, configured to define at least one signal path in respect of a connection to a remote I/O block via a communication channel, each signal path causing a respective signal edge slope; and an I/O sensor, coupled to the at least one signal path and configured to generate an output signal indicative of one or both of: (a) a timing difference between the signal edge for a first signal path and the signal edge for a second signal path, and (b) an eye pattern parameter for one or more of the at least one signal path.
    Type: Grant
    Filed: August 10, 2020
    Date of Patent: March 15, 2022
    Assignee: PROTEANTECS LTD.
    Inventors: Eyal Fayneh, Evelyn Landman, Shai Cohen, Guy Redler, Inbar Weintrob
  • Publication number: 20220012395
    Abstract: A method comprising using at least one hardware processor for: running a Monte Carlo simulation of possible integrated circuit (IC) process variations of each of a plurality of IC cell types, wherein each of the plurality of IC cell types is defined by multiple specific transistors and multiple specific interconnects; based on the results of the Monte Carlo simulation, creating a library of IC cell types and their corresponding behavioral values for each of the possible IC process variations, and storing the library in a non-transient memory; receiving an IC design embodied as a digital file; correlating the received IC design with the library; and predicting a frequency distribution and a power distribution of ICs manufactured according to the IC design.
    Type: Application
    Filed: September 24, 2021
    Publication date: January 13, 2022
    Inventors: Evelyn LANDMAN, Yair TALKER, Eyal FAYNEH, Yahel DAVID, Shai COHEN, Inbar WEINTROB
  • Patent number: 11132485
    Abstract: A method comprising using at least one hardware processor for: running a Monte Carlo simulation of possible integrated circuit (IC) process variations of each of a plurality of IC cell types, wherein each of the plurality of IC cell types is defined by multiple specific transistors and multiple specific interconnects; based on the results of the Monte Carlo simulation, creating a library of IC cell types and their corresponding behavioral values for each of the possible IC process variations, and storing the library in a non-transient memory; receiving an IC design embodied as a digital file; correlating the received IC design with the library; and predicting a frequency distribution and a power distribution of ICs manufactured according to the IC design.
    Type: Grant
    Filed: June 19, 2019
    Date of Patent: September 28, 2021
    Assignee: PROTEANTECS LTD.
    Inventors: Evelyn Landman, Yair Talker, Eyal Fayneh, Yahel David, Shai Cohen, Inbar Weintrob
  • Publication number: 20210165941
    Abstract: A method comprising using at least one hardware processor for: running a Monte Carlo simulation of possible integrated circuit (IC) process variations of each of a plurality of IC cell types, wherein each of the plurality of IC cell types is defined by multiple specific transistors and multiple specific interconnects; based on the results of the Monte Carlo simulation, creating a library of IC cell types and their corresponding behavioral values for each of the possible IC process variations, and storing the library in a non-transient memory; receiving an IC design embodied as a digital file; correlating the received IC design with the library; and predicting a frequency distribution and a power distribution of ICs manufactured according to the IC design.
    Type: Application
    Filed: June 19, 2019
    Publication date: June 3, 2021
    Inventors: Evelyn LANDMAN, Yair TALKER, Eyal FAYNEH, Yahel DAVID, Shai COHEN, Inbar WEINTROB
  • Publication number: 20200393506
    Abstract: A semiconductor integrated circuit (IC) comprising a signal path combiner, comprising a plurality of input paths and an output path. The IC comprises a delay circuit having an input electrically connected to the output path, the delay circuit delaying an input signal by a variable delay time to output a delayed signal path. The IC may comprise a first storage circuit electrically connected to the output path and a second storage circuit electrically connected to the delayed signal path. The IC comprises a comparison circuit that compares outputs of the signal path combiner and the delayed signal, wherein the comparison circuit comprises a comparison output provided in a comparison data signal to at least one mitigation circuit.
    Type: Application
    Filed: November 15, 2018
    Publication date: December 17, 2020
    Inventors: Evelyn LANDMAN, Shai COHEN, Yahel DAVID, Eyal FAYNEH, Inbar WEINTROB
  • Publication number: 20200371972
    Abstract: An input/output (I/O) block for a semiconductor integrated circuit (IC), which includes: at least one I/O buffer, configured to define at least one signal path in respect of a connection to a remote I/O block via a communication channel, each signal path causing a respective signal edge slope; and an I/O sensor, coupled to the at least one signal path and configured to generate an output signal indicative of one or both of: (a) a timing difference between the signal edge for a first signal path and the signal edge for a second signal path, and (b) an eye pattern parameter for one or more of the at least one signal path.
    Type: Application
    Filed: August 10, 2020
    Publication date: November 26, 2020
    Inventors: Eyal FAYNEH, Evelyn LANDMAN, Shai COHEN, Guy REDLER, Inbar WEINTROB
  • Publication number: 20200363468
    Abstract: A semiconductor integrated circuit (IC) comprising a time-to-digital converter circuit (TDC), wherein time inputs to the TDC are (i) one or more input to an input/output (I/O) buffer of a pad of the IC, and (ii) one or more output from the I/O buffer. The IC comprises a digital comparator circuit electrically configured to: receive a stream of digital output values from the TDC, compare each value of the stream to one or more previous value in the stream, and when the comparison reflects a difference value greater than a threshold, issuing a notification to a user of the IC.
    Type: Application
    Filed: November 22, 2018
    Publication date: November 19, 2020
    Inventors: Eyal FAYNEH, Shai COHEN, Evelyn LANDMAN, Yahel DAVID, Inbar WEINTROB
  • Publication number: 20200333393
    Abstract: Determination of one or more operating conditions (leakage current, temperature and/or workload) of a functional transistor in a semiconductor integrated circuit (IC). The functional transistor provides an electrical current, which is provided as an input to a ring oscillator (ROSC). The ROSC is located in the IC proximate to the functional transistor and has an oscillation frequency in operation. The one or more operating conditions of the functional transistor are determined based on the oscillation frequency of the ROSC.
    Type: Application
    Filed: January 8, 2019
    Publication date: October 22, 2020
    Inventors: Eyal FAYNEH, Inbar WEINTROB, Evelyn LANDMAN, Yahel DAVID, Shai COHEN, Guy REDLER
  • Patent number: 10740262
    Abstract: An input/output (I/O) block for a semiconductor integrated circuit (IC), which includes: at least one I/O buffer, configured to define at least one signal path in respect of a connection to a remote I/O block via a communication channel, each signal path causing a respective signal edge slope; and an I/O sensor, coupled to the at least one signal path and configured to generate an output signal indicative of one or both of: (a) a timing difference between the signal edge for a first signal path and the signal edge for a second signal path, and (b) an eye pattern parameter for one or more of the at least one signal path.
    Type: Grant
    Filed: December 30, 2019
    Date of Patent: August 11, 2020
    Assignee: PROTEANTECS LTD.
    Inventors: Eyal Fayneh, Evelyn Landman, Shai Cohen, Guy Redler, Inbar Weintrob
  • Publication number: 20200210354
    Abstract: An input/output (I/O) block for a semiconductor integrated circuit (IC), which includes: at least one I/O buffer, configured to define at least one signal path in respect of a connection to a remote I/O block via a communication channel, each signal path causing a respective signal edge slope; and an I/O sensor, coupled to the at least one signal path and configured to generate an output signal indicative of one or both of: (a) a timing difference between the signal edge for a first signal path and the signal edge for a second signal path, and (b) an eye pattern parameter for one or more of the at least one signal path.
    Type: Application
    Filed: December 30, 2019
    Publication date: July 2, 2020
    Inventors: Eyal FAYNEH, Evelyn LANDMAN, Shai COHEN, Guy REDLER, Inbar WEINTROB
  • Patent number: 9367080
    Abstract: Described herein are apparatus, system, and method for providing clock signal on demand. The method comprises determining an indication of clock signal usage in multiple hardware logic units; generating an enable signal according to the indication; and gating or un-gating the clock signal for clock islands of at least a hardware logic unit, of the multiple hardware logic units, in response to a logic level of the enable signal, wherein the clock islands are part of a global clock distribution network and are operable to be enabled or disabled independently.
    Type: Grant
    Filed: December 22, 2011
    Date of Patent: June 14, 2016
    Assignee: Intel Corporation
    Inventors: Alexander Gendler, Arye Albahari, Yair Talker, Yossi Ben Simon, Inbar Weintrob
  • Publication number: 20130166939
    Abstract: Described herein are apparatus, system, and method for providing clock signal on demand. The method comprises determining an indication of clock signal usage in multiple hardware logic units; generating an enable signal according to the indication; and gating or un-gating the clock signal for clock islands of at least a hardware logic unit, of the multiple hardware logic units, in response to a logic level of the enable signal, wherein the clock islands are part of a global clock distribution network and are operable to be enabled or disabled independently.
    Type: Application
    Filed: December 22, 2011
    Publication date: June 27, 2013
    Inventors: Alexander Gendler, Arye Albahari, Yair Talker, Yossi Ben Simon, Inbar Weintrob