Patents by Inventor Inge Birkeli

Inge Birkeli has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6459323
    Abstract: A method for coupling a differential signal generated by a digital processing unit includes high-pass filtering the differential signal. The filtered output of the high-pass filter is then provided to an input of a differential amplifier, the output of which is fed back to the input of the differential amplifier.
    Type: Grant
    Filed: March 16, 2001
    Date of Patent: October 1, 2002
    Assignee: Dolphin Interconnect Solutions AS
    Inventor: Inge Birkeli
  • Publication number: 20010022529
    Abstract: A method for coupling a differential signal generated by a digital processing unit includes high-pass filtering the differential signal. The filtered output of the high-pass filter is then provided to an input of a differential amplifier, the output of which is fed back to the input of the differential amplifier.
    Type: Application
    Filed: March 16, 2001
    Publication date: September 20, 2001
    Applicant: Dolphin Interconnect Solutions AS, a Norweigan corporation
    Inventor: Inge Birkeli
  • Patent number: 5442760
    Abstract: A general purpose computer system is equipped with apparatus for enabling a processor to provide efficient execution of multiple instructions per clock cycle. The major feature is a decoded instruction cache with multiple instructions per cache line. During run time cache hits, the decode logic fills the cache line with instructions up to its limit. During run time cache misses, the cache line enables the processor to dispatch multiple instructions during one clock cycle. Hereby is achieved high performance with a simple, but still powerful, decode and dispatch logic.An important feature of the instruction cache is that it holds the target addresses for the next instructions. No separate address logic is needed to proceed in the program execution during cache hits. A conditional branch holds its alternative target address in a separate field. This enables the processor, to a large degree, to be independent of the conditional branch bottleneck.
    Type: Grant
    Filed: December 22, 1993
    Date of Patent: August 15, 1995
    Assignee: Dolphin Interconnect Solutions AS
    Inventors: Einar Rustad, Bjorn O. Bakka, Inge Birkeli, Nils A. Orthe