Patents by Inventor Iouri Mirgorodski

Iouri Mirgorodski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10553784
    Abstract: A vertical Hall element and method of fabricating are disclosed. The method includes forming a buried region having a first conductivity type in a substrate having a second conductivity type and implanting a dopant of the first conductivity type into a well region between the top surface of the substrate and the buried region. The buried region has a doping concentration increasing with an increasing depth from a top surface of the substrate and the well region has a doping concentration decreasing from the top surface of the substrate to the buried region. The method includes forming first through fifth contacts on the well region. First and second contacts define a conductive path and second and third contacts define another conductive path through the well region. The fourth contact is formed between first and second contacts and the fifth contact is formed between second and third contacts.
    Type: Grant
    Filed: September 28, 2018
    Date of Patent: February 4, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Keith Ryan Green, Iouri Mirgorodski
  • Patent number: 10534045
    Abstract: A microelectronic device includes a vertical Hall sensor for measuring magnetic fields in two dimensions. In one implementation, the disclosed microelectronic device involves a vertical Hall plate with a cross-shaped upper terminal and a lower terminal which includes a buried layer. The cross-shaped upper terminal has a length-to-width ratio of 5 to 12 where it contacts the vertical Hall plate. The length is measured from one end of one arm of the cross-shaped upper terminal to an opposite end of an opposite arm. The width is an average width of both arms. Hall sense taps are located outside of the cross-shaped upper terminal. Current returns connect to the buried layer.
    Type: Grant
    Filed: September 20, 2017
    Date of Patent: January 14, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Keith Ryan Green, Byron Jon Roderick Shulver, Iouri Mirgorodski
  • Publication number: 20190086484
    Abstract: A microelectronic device includes a vertical Hall sensor for measuring magnetic fields in two dimensions. In one implementation, the disclosed microelectronic device involves a vertical Hall plate with a cross-shaped upper terminal and a lower terminal which includes a buried layer. The cross-shaped upper terminal has a length-to-width ratio of 5 to 12 where it contacts the vertical Hall plate. The length is measured from one end of one arm of the cross-shaped upper terminal to an opposite end of an opposite arm. The width is an average width of both arms. Hall sense taps are located outside of the cross-shaped upper terminal. Current returns connect to the buried layer.
    Type: Application
    Filed: September 20, 2017
    Publication date: March 21, 2019
    Applicant: Texas Instruments Incorporated
    Inventors: Keith Ryan Green, Byron Jon Roderick Shulver, Iouri Mirgorodski
  • Patent number: 10135415
    Abstract: A method of tuning the resonant frequency of embedded bulk acoustic resonators during manufacturing of an integrated circuit. The rate of change in the resonant frequency of BAWs vs rate of change in top electrode thickness is determined and used to tune the resonant frequency of embedded bulk acoustic resonators during integrated circuit manufacturing.
    Type: Grant
    Filed: December 18, 2015
    Date of Patent: November 20, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Joel Soman, Iouri Mirgorodski, Nicholas Stephen Dellas
  • Patent number: 10109787
    Abstract: A vertical Hall element and method of fabricating are disclosed. The method includes forming a buried region having a first conductivity type in a substrate having a second conductivity type and implanting a dopant of the first conductivity type into a well region between the top surface of the substrate and the buried region. The buried region has a doping concentration increasing with an increasing depth from a top surface of the substrate and the well region has a doping concentration decreasing from the top surface of the substrate to the buried region. The method includes forming first through fifth contacts on the well region. First and second contacts define a conductive path and second and third contacts define another conductive path through the well region. The fourth contact is formed between first and second contacts and the fifth contact is formed between second and third contacts.
    Type: Grant
    Filed: October 27, 2016
    Date of Patent: October 23, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Keith Ryan Green, Iouri Mirgorodski
  • Publication number: 20170179914
    Abstract: A method of tuning the resonant frequency of embedded bulk acoustic resonators during manufacturing of an integrated circuit. The rate of change in the resonant frequency of BAWs vs rate of change in top electrode thickness is determined and used to tune the resonant frequency of embedded bulk acoustic resonators during integrated circuit manufacturing.
    Type: Application
    Filed: December 18, 2015
    Publication date: June 22, 2017
    Inventors: Joel Soman, Iouri Mirgorodski, Nicholas Stephen Dellas
  • Patent number: 7528012
    Abstract: An apparatus and method for a heat sink to dissipate the heat sourced by the encapsulated transistors in a SOI wafer. The apparatus includes a transistor formed in the active silicon layer of the wafer. The active surface is formed over an oxide layer and a bulk silicon layer. A heat sink is formed in the bulk silicon layer and configured to sink heat through the bulk silicon layer, to the back surface of the wafer. After the transistor is fabricated, the heat sink is formed by masking, patterning and etching the back surface of the wafer to form plugs in the bulk silicon layer. The plug extends through the thickness of the bulk layer to the oxide layer. Thereafter, the plug is filled with a thermally conductive material, such as a metal or DAG (thermally conductive paste). During operation, heat from the transistor is dissipated through the heat sink. In various embodiments of the invention, the plug hole is formed using either an anisotropic plasma or wet etch.
    Type: Grant
    Filed: August 22, 2006
    Date of Patent: May 5, 2009
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, Iouri Mirgorodski, Vladislav Vashchenko, Peter Johnson
  • Patent number: 7119431
    Abstract: An apparatus and method for a heat sink to dissipate the heat sourced by the encapsulated transistors in a SOI wafer. The apparatus includes a transistor formed in the active silicon layer of the wafer. The active surface is formed over an oxide layer and a bulk silicon layer. A heat sink is formed in the bulk silicon layer and configured to sink heat through the bulk silicon layer, to the back surface of the wafer. After the transistor is fabricated, the heat sink is formed by masking, patterning and etching the back surface of the wafer to form plugs in the bulk silicon layer. The plug extends through the thickness of the bulk layer to the oxide layer. Thereafter, the plug is filled with a thermally conductive material, such as a metal or DAG (thermally conductive paste). During operation, heat from the transistor is dissipated through the heat sink. In various embodiments of the invention, the plug hole is formed using either an anisotropic plasma or wet etch.
    Type: Grant
    Filed: September 18, 2003
    Date of Patent: October 10, 2006
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, Iouri Mirgorodski, Vladislav Vashchenko, Peter Johnson