Patents by Inventor Itamar Levy

Itamar Levy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10951391
    Abstract: A randomization element includes a logic input for inputting a logic signal, a logic output for outputting the input logic signal at a delay and a randomization element. The randomization elements introduces the delay between said logic input and said logic output and operates selectably in static mode and in dynamic mode in accordance with a mode control signal. A logic circuit may be formed with randomization elements interspersed amongst the logic gates, to obtain protection against side channel attacks by inputting a selected control sequence into the randomization elements.
    Type: Grant
    Filed: September 6, 2016
    Date of Patent: March 16, 2021
    Inventors: Moshe Avital, Itamar Levy, Osnat Keren, Alexander Fish
  • Publication number: 20200396117
    Abstract: According to examples, an apparatus may include a processor and a non-transitory computer readable medium on which is stored machine readable instructions that may cause the processor to receive a request from a requester, the request identifying a resource. The instructions may also cause the processor to determine whether a connection between the apparatus and the resource is currently open, and based on a determination that the connection is currently open, submit the request to the resource through the open connection to reuse the open connection. The processor may also receive a response to the request from the resource and send the response to the requester.
    Type: Application
    Filed: June 17, 2019
    Publication date: December 17, 2020
    Applicant: Microsoft Technology Licensing, LLC
    Inventors: Yaniv SHAKED, Itamar LEVY-RINSKY, Amos L. KLEINBERGER
  • Publication number: 20190028263
    Abstract: A randomization element includes a logic input for inputting a logic signal, a logic output for outputting the input logic signal at a delay and a randomization element. The randomization elements introduces the delay between said logic input and said logic output and operates selectably in static mode and in dynamic mode in accordance with a mode control signal. A logic circuit may be formed with randomization elements interspersed amongst the logic gates, to obtain protection against side channel attacks by inputting a selected control sequence into the randomization elements.
    Type: Application
    Filed: September 6, 2016
    Publication date: January 24, 2019
    Applicant: BAR-ILAN UNIVERSITY
    Inventors: Moshe AVITAL, Itamar LEVY, Osnat KEREN, Alexander FISH
  • Patent number: 9430598
    Abstract: A method for designing a dual-mode logic circuit which is selectably operational in static and dynamic modes is performed as follows. A basis library with a DML inverter and dual-mode logic (DML) bicells is provided. Each DML bicell includes a type-A DML logic gate with a clock input and a type-B DML logic gate with an inverted clock input. A pseudo-static library is formed from the basis library by modifying each bicell of the basis library and specifying at least one dynamic timing parameter. A dynamic library is formed from the basis library by specifying dynamic timing parameters for the basis library DML inverter and bicells. Logic behavior of the required logic circuit is defined. An initial logic circuit design synthesized from the pseudo-static library and the defined logic behavior. Finally, a dynamic circuit design is formed by replacing modified bicells with corresponding bicells from the dynamic library.
    Type: Grant
    Filed: February 6, 2013
    Date of Patent: August 30, 2016
    Assignee: Bar-Ilan University
    Inventors: Alexander Fish, Asaf Kaizerman, Itamar Levy, Sagi Fisher
  • Publication number: 20150339420
    Abstract: A method for designing a dual-mode logic circuit which is selectably operational in static and dynamic modes is performed as follows. A basis library with a DML inverter and dual-mode logic (DML) bicells is provided. Each DML bicell includes a type-A DML logic gate with a clock input and a type-B DML logic gate with an inverted clock input. A pseudo-static library is formed from the basis library by modifying each bicell of the basis library and specifying at least one dynamic timing parameter. A dynamic library is formed from the basis library by specifying dynamic timing parameters for the basis library DML inverter and bicells. Logic behavior of the required logic circuit is defined. An initial logic circuit design synthesized from the pseudo-static library and the defined logic behavior. Finally, a dynamic circuit design is formed by replacing modified bicells with corresponding bicells from the dynamic library.
    Type: Application
    Filed: February 6, 2013
    Publication date: November 26, 2015
    Applicant: B.G. Negev Technolgies & Applications Ltd.
    Inventors: Alexander Fish, Asaf Kaizerman, Itamar Levy, Sagi Fisher
  • Patent number: 8901965
    Abstract: A dual-mode logic gate, for selectable operation in either of static and dynamic modes, includes: a static gate which includes at least one logic input and a logic output; a mode selector, configured for outputting a turn-off signal to select static mode operation and for outputting a dynamic clock signal to select dynamic mode operation; and a switching element associated with the mode selector static gate, comprising a first input connected to a constant voltage, a second input for inputting the mode selection signal from the mode selector, and an output connected to a logic output of the static gate. The switching elements switches the logic gate operation from static to dynamic mode, by applying the appropriate signal to the switching element.
    Type: Grant
    Filed: August 2, 2012
    Date of Patent: December 2, 2014
    Assignee: Ben-Gurion University of the Negev Research and Development Authority
    Inventors: Alexander Fish, Asaf Kaizerman, Sagi Fisher, Itamar Levy
  • Publication number: 20140232432
    Abstract: A dual-mode logic gate, for selectable operation in either of static and dynamic modes, includes: a static gate which includes at least one logic input and a logic output; a mode selector, configured for outputting a turn-off signal to select static mode operation and for outputting a dynamic clock signal to select dynamic mode operation; and a switching element associated with the mode selector static gate, comprising a first input connected to a constant voltage, a second input for inputting the mode selection signal from the mode selector, and an output connected to a logic output of the static gate. The switching elements switches the logic gate operation from static to dynamic mode, by applying the appropriate signal to the switching element.
    Type: Application
    Filed: August 2, 2012
    Publication date: August 21, 2014
    Inventors: Alexander Fish, Asaf Kaizerman, Sagi Fisher, Itamar Levy