Patents by Inventor J. C. Young

J. C. Young has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070126052
    Abstract: A method of manufacturing a non-volatile semiconductor memory. The method includes forming a word gate poly layer on a substrate, wherein an upper surface of the substrate defines a plane of the substrate. The method also includes forming a first dielectric layer coupled to the word gate poly layer and patterning the word gate poly layer and the first dielectric layer to form an array of word gate structures. The method further includes forming a poly plug layer and patterning the poly plug layer to form a plurality of poly plugs surrounded in the plane of the substrate on three sides, forming a plurality of control gates, forming a second dielectric layer, planarizing the second dielectric layer using a chemical-mechanical polishing process, and depositing a metal layer to provide electrical contact to the word gate structures.
    Type: Application
    Filed: December 1, 2005
    Publication date: June 7, 2007
    Applicant: Winbond Electronics Corporation America
    Inventors: Harry Luan, J.C. Young, Arthur Wang, K.C. Chou, Kenlin Huang
  • Patent number: 7172939
    Abstract: An MONOS integrated circuit device. The device has a semiconductor substrate comprising a silicon bearing material and a shallow trench isolation region formed within the substrate. A P-type well region is formed within the substrate and adjacent to the shallow trench isolation region. The first word gate comprising a first edge and a second edge. The first word gate comprises a first control gate coupled to the first edge and a second control gate coupled to the second edge. Preferably, the second word gate comprises a first edge and a second edge. The second word gate comprises a first control gate coupled to the first edge and a second control gate coupled to the second edge. A common buried bit line is formed within the P-type well region and between the second edge of the first word gate and the first edge of the second word gate.
    Type: Grant
    Filed: November 15, 2005
    Date of Patent: February 6, 2007
    Assignee: Winbond Electronics Corporation
    Inventors: Kai Cheng Chou, Harry Laun, Kenlin Huang, J. C. Young, Arthur Wang
  • Publication number: 20070026606
    Abstract: An MONOS integrated circuit device. The device has a semiconductor substrate comprising a silicon bearing material and a shallow trench isolation region formed within the substrate. A P-type well region is formed within the substrate and adjacent to the shallow trench isolation region. The first word gate comprising a first edge and a second edge. The first word gate comprises a first control gate coupled to the first edge and a second control gate coupled to the second edge. Preferably, the second word gate comprises a first edge and a second edge. The second word gate comprises a first control gate coupled to the first edge and a second control gate coupled to the second edge. A common buried bit line is formed within the P-type well region and between the second edge of the first word gate and the first edge of the second word gate.
    Type: Application
    Filed: November 15, 2005
    Publication date: February 1, 2007
    Applicant: Winbond Electronics Corporation
    Inventors: Kai Chou, Harry Laun, Kenlin Huang, J.C. Young, Arthur Wang
  • Publication number: 20050260857
    Abstract: A high selectivity and etch rate with innovative approach of inductively coupled plasma source. Preferably, the invention includes a method using plasma chemistry that is divided into main etch step of (e.g., Cl2+HBr+C4F8) gas combination and over etch step of (e.g., HBr+Ar). The main etch step provides a faster etch rate and selectivity while the over etch step will decrease the etch rate and ensure the stringer and residue removal without attacking the under layer.
    Type: Application
    Filed: May 24, 2004
    Publication date: November 24, 2005
    Applicant: Winbond Electronics Corporation
    Inventors: Kenlin Huang, K.C. Chou, Harry Luan, J.C. Young, Arthur Wang
  • Patent number: 4722485
    Abstract: The level of a grinding charge in a grinding mill is monitored by comparing signals which are generated by means of two sensors which are located on opposed sides of an impact point of the material in the mill. A signal produced in the comparison step may be used to control the feeding of material to the mill.
    Type: Grant
    Filed: May 13, 1986
    Date of Patent: February 2, 1988
    Assignee: Crucible Societe Anonyme
    Inventors: Guy J. C. Young, Malcolm S. Mellor, Willem J. Harmse