Patents by Inventor J. Jason Yao

J. Jason Yao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11856871
    Abstract: Systems and methods for fabricating a superconducting integrated circuit that includes wiring layers comprising low-noise material are described. A superconducting integrated circuit can be implemented in a computing system that includes a quantum processor. Such a superconducting integrated circuit includes a first set of one or more wiring layers that form a noise-susceptible superconducting device that can decrease processor when exposed to noise. The superconducting integrated circuit can further include a second set of one or more wiring layers that form a superconducting device that is less susceptible to noise. Fabricating a superconducting device that contains low-noise material can include depositing and patterning a wiring layer comprising a first material that is superconductive in a respective range of temperatures and depositing and patterning a different wiring layer comprising a second material that is superconductive in a respective range of temperatures.
    Type: Grant
    Filed: February 25, 2022
    Date of Patent: December 26, 2023
    Assignee: D-WAVE SYSTEMS INC.
    Inventors: Trevor M. Lanting, Danica W. Marsden, Byong Hyop Oh, Eric G. Ladizinsky, Shuiyuan Huang, J. Jason Yao, Douglas P. Stadtler
  • Publication number: 20230240154
    Abstract: Methods of forming superconducting integrated circuits are discussed. The method includes depositing a first superconducting metal layer to overlie at least a portion of a substrate, depositing a dielectric layer to cover a first region of the first superconducting metal layer, pattering the dielectric layer to expose at least a portion of the first region of the first superconducting metal layer and form an opening, and depositing a second superconducting metal layer at an ambient temperature that is less than a melting temperature of the second superconducting metal layer such that the second superconducting metal layer fills the opening and conductively contacts the at least a portion of the first region of the first superconducting metal layer.
    Type: Application
    Filed: June 22, 2021
    Publication date: July 27, 2023
    Inventors: Byong Hyop Oh, Eric G. Ladizinsky, J. Jason Yao
  • Publication number: 20220263007
    Abstract: Systems and methods for fabricating a superconducting integrated circuit that includes wiring layers comprising low-noise material are described. A superconducting integrated circuit can be implemented in a computing system that includes a quantum processor. Such a superconducting integrated circuit includes a first set of one or more wiring layers that form a noise-susceptible superconducting device that can decrease processor when exposed to noise. The superconducting integrated circuit can further include a second set of one or more wiring layers that form a superconducting device that is less susceptible to noise. Fabricating a superconducting device that contains low-noise material can include depositing and patterning a wiring layer comprising a first material that is superconductive in a respective range of temperatures and depositing and patterning a different wiring layer comprising a second material that is superconductive in a respective range of temperatures.
    Type: Application
    Filed: February 25, 2022
    Publication date: August 18, 2022
    Inventors: Trevor M. Lanting, Danica W. Marsden, Byong Hyop Oh, Eric G. Ladizinsky, Shuiyuan Huang, J. Jason Yao, Douglas P. Stadtler
  • Publication number: 20200152851
    Abstract: Systems and methods for fabricating a superconducting integrated circuit that includes wiring layers comprising low-noise material are described. A superconducting integrated circuit can be implemented in a computing system that includes a quantum processor. Such a superconducting integrated circuit includes a first set of one or more wiring layers that form a noise-susceptible superconducting device that can decrease processor when exposed to noise. The superconducting integrated circuit can further include a second set of one or more wiring layers that form a superconducting device that is less susceptible to noise. Fabricating a superconducting device that contains low-noise material can include depositing and patterning a wiring layer comprising a first material that is superconductive in a respective range of temperatures and depositing and patterning a different wiring layer comprising a second material that is superconductive in a respective range of temperatures.
    Type: Application
    Filed: November 12, 2019
    Publication date: May 14, 2020
    Inventors: Trevor M. Lanting, Danica W. Marsden, Byong Hyop Oh, Eric G. Ladizinsky, Shuiyuan Huang, J. Jason Yao, Douglas P. Stadtler
  • Patent number: 10454015
    Abstract: Fabricating wiring layers above a Josephson junction multi-layer may include removing a part of the multilayer; depositing an insulating layer to overlie a part of the multilayer; and patterning the insulating layer to define a hole in the insulating layer. The method includes depositing a first superconducting wiring layer over a part of the insulating layer and within a portion of the hole. Further, insulating and wiring layers may be deposited and a topmost wiring layer defined. The method includes depositing a passivating layer to overlie the topmost wiring layer. Fabricating a superconducting integrated circuit comprising a hybrid dielectric system may include depositing a high-quality dielectric layer that overlies a superconducting feature. The method includes depositing a second dielectric layer that overlies at least part of the high-quality dielectric layer. The second dielectric layer can comprise a conventional dielectric material.
    Type: Grant
    Filed: August 12, 2015
    Date of Patent: October 22, 2019
    Assignee: D-WAVE SYSTEMS INC.
    Inventors: Trevor Michael Lanting, Eric G. Ladizinsky, J. Jason Yao, Byong Hyop Oh
  • Publication number: 20180219150
    Abstract: Fabricating wiring layers above a Josephson junction multi-layer may include removing a part of the multilayer; depositing an insulating layer to overlie a part of the multilayer; and patterning the insulating layer to define a hole in the insulating layer. The method includes depositing a first superconducting wiring layer over a part of the insulating layer and within a portion of the hole. Further, insulating and wiring layers may be deposited and a topmost wiring layer defined. The method includes depositing a passivating layer to overlie the topmost wiring layer. Fabricating a superconducting integrated circuit comprising a hybrid dielectric system may include depositing a high-quality dielectric layer that overlies a superconducting feature. The method includes depositing a second dielectric layer that overlies at least part of the high-quality dielectric layer. The second dielectric layer can comprise a conventional dielectric material.
    Type: Application
    Filed: August 12, 2015
    Publication date: August 2, 2018
    Inventors: Trevor Michael Lanting, Eric G. Ladizinsky, J. Jason Yao, Byong Hyop Oh