Patents by Inventor Jürgen Auge

Jürgen Auge has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7206980
    Abstract: An integrated semiconductor memory includes a memory cell array with at least one memory cell, in which a data value is stored, and an evaluation circuit with a counter. During a test of the integrated semiconductor memory, a counter reading of the counter is altered if the data value stored in the memory cell deviates from a desired value. A threshold value is predefined by a control circuit. A programming circuit compares the threshold value on the input side with the instantaneous counter reading of the counter. If the counter reading of the counter exceeds the threshold value, a programming element changes from a first programming state to a second programming state. After the conclusion of the test, the state of the programming element is read out via an output terminal. This scheme makes it possible to deduce a possible cause of failure of the integrated semiconductor memory.
    Type: Grant
    Filed: May 6, 2005
    Date of Patent: April 17, 2007
    Assignee: Infineon Technologies AG
    Inventors: Jürgen Auge, Manfred Pröll, Jörg Kliewer, Frank Schroeppel
  • Patent number: 7198403
    Abstract: In an arrangement for determining a temperature loading during a soldering process, a semiconductor chip (1) comprises at least one contact (2) to be soldered or is electrically conductively connected to at least one contact (14d) to be soldered that is situated outside the semiconductor chip. The semiconductor chip (1) furthermore comprises a temperature sensor device (3), which determines a measurement quantity corresponding to the temperature. A processing device (4, 5) has an analog-to-digital converter (5), which is electrically conductively connected to the temperature sensor device (3) and converts the measurement quantity into at least one storable signal that represents the temperature loading. A voltage supply device (10), which is electrically conductively connected to the temperature sensor device (3) and the processing device (4, 5), supplies these components with an operating voltage. A data memory (6) serves for storing the at least one storable signal.
    Type: Grant
    Filed: December 10, 2004
    Date of Patent: April 3, 2007
    Assignee: Infineon Technologies AG
    Inventors: Manfred Pröll, Jürgen Auge, Stephan Schröder, Thomas Huber
  • Patent number: 7042773
    Abstract: An integrated circuit includes a programming circuit (10) for generating programming signals (PS1, . . . , PS4) with a first input terminal (E1) for applying a control voltage (ES), a second input terminal (E2) for applying a reference voltage (Vref), a storage circuit (30) with programmable switches (35, . . . , 38) and output terminals (A1, . . . , A4). The programming circuit in each case generates a programming signal (PS1, . . . , PS4) when the control voltage (ES) exceeds a predefined threshold voltage formed from the reference voltage. The number of programming signals (PS1, . . . , PS4) is dependent on the magnitude of the threshold voltage exceeded by the control voltage (ES). The programming signals are used for programming the programmable switches (35, . . . , 38). The programming state of the programmable switches can be read out via the output terminals (A1, . . . , A4) of the integrated circuit.
    Type: Grant
    Filed: December 10, 2004
    Date of Patent: May 9, 2006
    Assignee: Infineon Technologies, AG
    Inventors: Ralf Schneider, Jürgen Auge, Stephan Schröder, Manfred Pröll
  • Publication number: 20060056241
    Abstract: An apparatus for aging a chip, comprising a first bit line connected to a first memory cell; a second bit line connected to a second memory cell; an access circuit for accessing the first memory cell via the first bit line and for accessing the second memory cell via the second bit line; a first controller for selectively connecting/disconnecting the first bit line to the access circuit and from the access circuit, respectively; a second controller for selectively connecting/disconnecting the second bit line to the access circuit and from the access circuit, respectively; a normal operating mode controller for controlling the first and second controller, wherein the normal operating mode controller is formed such to select the first controller in a normal operating mode for accessing the first memory cell, and to connect the access circuit to the first bit line, while the second controller is controlled to disconnect the access circuit from the second bit line; wherein the apparatus comprises: an aging mode c
    Type: Application
    Filed: September 13, 2005
    Publication date: March 16, 2006
    Inventors: Juergen Auge, Helmut Fischer, Manfred Proell, Stephan Schroeder