Patents by Inventor Jack R. Powell

Jack R. Powell has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10615783
    Abstract: A reciprocal quantum logic (RQL) phase-mode D flip-flop accepts a data input and a logical clock input. A D flip-flop with an enable input further accepts enable input and further requires that the enable be asserted high to allow the data input to change the output on the logical clock pulse. The flip-flop includes a storage loop and a comparator, each of which includes Josephson junctions (JJs). The storage loop stores the data input, provided as a positive or negative single flux quantum (SFQ) pulse, is stored in the storage loop as positive or negative state, respectively, effectively biasing a JJ shared between the storage loop and the comparator. The data input is captured to the output upon clocking (or enabled clocking), when a clock pulse causes the shared JJ to preferentially trigger over an escape JJ in the comparator, the shared JJ having been biased by storage loop current.
    Type: Grant
    Filed: July 31, 2018
    Date of Patent: April 7, 2020
    Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATION
    Inventors: Jack R. Powell, III, Alexander Louis Braun
  • Publication number: 20200044632
    Abstract: A reciprocal quantum logic (RQL) phase-mode D flip-flop accepts a data input and a logical clock input. A D flip-flop with an enable input further accepts enable input and further requires that the enable be asserted high to allow the data input to change the output on the logical clock pulse. The flip-flop includes a storage loop and a comparator, each of which includes Josephson junctions (JJs). The storage loop stores the data input, provided as a positive or negative single flux quantum (SFQ) pulse, is stored in the storage loop as positive or negative state, respectively, effectively biasing a JJ shared between the storage loop and the comparator. The data input is captured to the output upon clocking (or enabled clocking), when a clock pulse causes the shared JJ to preferentially trigger over an escape JJ in the comparator, the shared JJ having been biased by storage loop current.
    Type: Application
    Filed: July 31, 2018
    Publication date: February 6, 2020
    Applicant: NORTHROP GRUMMAN SYSTEMS CORPORATION
    Inventors: JACK R. POWELL, III, ALEXANDER LOUIS BRAUN
  • Patent number: 10389361
    Abstract: Superconducting methods of determining AND, OR, AND-OR, and OR-AND logic values use single flux quantum (SFQ) pulses to assert logical inputs of a reciprocal quantum logic (RQL) gate by placing currents in input storage loops in the RQL gate and, based on the currents in the storage loops, triggering logical decision Josephson junctions (JJs) in the gate, such that an assertion or de-assertion signal corresponding to the logical function of the gate is observed at the output. The methods permit for outputs based on at least four logical inputs to be achieved.
    Type: Grant
    Filed: August 13, 2018
    Date of Patent: August 20, 2019
    Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATION
    Inventors: Jack R. Powell, III, Alexander L. Braun
  • Publication number: 20190238137
    Abstract: Superconducting methods of determining AND, OR, AND-OR, and OR-AND logic values use single flux quantum (SFQ) pulses to assert logical inputs of a reciprocal quantum logic (RQL) gate by placing currents in input storage loops in the RQL gate and, based on the currents in the storage loops, triggering logical decision Josephson junctions (JJs) in the gate, such that an assertion or de-assertion signal corresponding to the logical function of the gate is observed at the output. The methods permit for outputs based on at least four logical inputs to be achieved.
    Type: Application
    Filed: August 13, 2018
    Publication date: August 1, 2019
    Applicant: NORTHROP GRUMMAN SYSTEMS CORPORATION
    Inventors: JACK R. POWELL, III, ALEXANDER L. BRAUN
  • Patent number: 10320394
    Abstract: Superconducting circuits-based devices and methods for an A-and-not-B gate are provided. In one example, a circuit for an A-and-not-B gate including an output terminal, a first input terminal for receiving a first set of single flux quantum (SFQ) pulses, and a second input terminal for receiving a second set of SFQ pulses is provided. The circuit may further include a first stage configured to perform an exclusive-OR operation on the first set of SFQ pulses received via the first input terminal and the second set of SFQ pulses received via the second input terminal to generate an exclusive-OR result. The circuit may further include a second stage, coupled to the first stage, configured to perform an AND operation on the exclusive-OR result and the first set of SFQ pulses received via the first input terminal and provide an output via the output terminal.
    Type: Grant
    Filed: September 21, 2018
    Date of Patent: June 11, 2019
    Assignee: Microsoft Technology Licensing, LLC
    Inventors: Jack R. Powell, Alexander L. Braun
  • Patent number: 10103736
    Abstract: An reciprocal quantum logic (RQL) gate circuit has a first stage having four logical inputs asserted based on receiving positive single flux quantum (SFQ) pulses and storing the SFQ pulses in respective storage loops each associated with a logical input, and a second stage having two more storage loops. First and second logical decision Josephson junctions (JJs) make determinations based on signals stored in the first-stage storage loops. A third logical decision JJ makes a third determination based on the first and second determinations. Each logical decision JJ triggers based on biasing provided by one or more currents stored in its associated storage loops and a bias signal having an AC component. The second stage asserts an output based on the triggering of the third logical decision JJ. Four-input AND, OR, AO22, and OA22 gates are thereby provided.
    Type: Grant
    Filed: February 1, 2018
    Date of Patent: October 16, 2018
    Assignee: Northrop Gumman Systems Corporation
    Inventors: Jack R. Powell, III, Alexander L. Braun
  • Patent number: 4672675
    Abstract: A multiple speaker loudspeaker of the type comprising a larger speaker including a larger frame and at least one smaller speaker including a smaller speaker support structure is provided with first and second rigid power conductors which are rigidly mounted both to the larger frame and to the smaller speaker support structure such that the power conductors support the smaller speaker permanently in place in front of the larger speaker. These power conductors are electrically interconnected both to the smaller speaker and to power input terminals of the loudspeaker such that the first and second power conductors conduct electrical audio signals from the input terminals to the smaller speaker.
    Type: Grant
    Filed: August 19, 1985
    Date of Patent: June 9, 1987
    Assignee: International Jensen Incorporated
    Inventors: Jack R. Powell, Melvin S. Nation