Patents by Inventor Jade Michael Kizer

Jade Michael Kizer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9385898
    Abstract: A programmable feed forward equalizer (FFE) includes a plurality of unit cells, each unit cell comprising a capacitive element coupled to an input connection by a first switch and coupled to an output connection by a second switch. The FFE also comprises clock logic configured to control the first switch and the second switch so that a selected voltage signal is applied to the capacitive element at a selected time such that the selected voltage signal defines a capacitance of the capacitive element, the clock logic causing the second switch to couple the capacitive element to the output connection so as to apply the selected voltage signal as a filter coefficient to a summing element.
    Type: Grant
    Filed: May 30, 2013
    Date of Patent: July 5, 2016
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Jade Michael Kizer, Robert B. Roze
  • Patent number: 9237045
    Abstract: A receiver termination circuit includes an internal AC coupling capacitor and an adjustable resistor forming an adjustable high-pass filter (HPF) at a receiver side of a transmission medium, and a digital-to-analog converter (DAC) coupled to the adjustable HPF, the DAC configured to provide a signal having a low-pass filter response to the adjustable HPF to provide a DC restore function.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: January 12, 2016
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Jade Michael Kizer, Robert M. Thelen, Robert H. Miller, Jr.
  • Patent number: 9225561
    Abstract: A pipelined decision feedback equalizer (DFE) includes a programmable digital-to-analog converter (DAC) configured to provide a programmable voltage to a plurality of decision feedback equalized (DFE) sections, a capacitive element associated with each DFE section, the capacitive element coupled to an input connection by a first switch and coupled to an output connection by a second switch, clock logic configured to control the first switch and the second switch so that a predefined voltage signal is applied to the capacitive element at a predefined time such that a charge corresponding to the predefined voltage signal is applied to the capacitive element, the clock logic causing the second switch to couple the capacitive element to the output connection so as to apply the voltage on the capacitive element as a filter coefficient to a summing element.
    Type: Grant
    Filed: May 30, 2013
    Date of Patent: December 29, 2015
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Jade Michael Kizer, Robert B. Roze
  • Patent number: 9049075
    Abstract: A phase detector includes data detection logic for detecting data in a communication signal, amplitude detection logic for processing modulation chosen from any of a PAM2 and a PAM4 communication modality, in-phase edge detection logic for detecting in-phase edge information in the communication signal, quadrature edge detection logic for detecting quadrature edge information in the communication signal, and mixing logic for determining an amount of in-phase edge information and quadrature edge information to be applied based on at least one channel parameter in the communication channel.
    Type: Grant
    Filed: August 21, 2013
    Date of Patent: June 2, 2015
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Christopher M. Juenemann, Robert Keith Barnes, Jade Michael Kizer
  • Publication number: 20150085914
    Abstract: A pipelined receiver comprises a programmable feed forward equalizer (FFE), a programmable decision feedback equalizer (DFE), and logic for controlling a ratio of FFE and DFE to apply to a received signal based on at least one channel parameter.
    Type: Application
    Filed: September 25, 2013
    Publication date: March 26, 2015
    Applicant: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Jade Michael Kizer, Jeffrey A. Slavick, Ronald R. Kennedy, Peter J. Meier
  • Publication number: 20150055694
    Abstract: A phase detector includes data detection logic for detecting data in a communication signal, amplitude detection logic for processing modulation chosen from any of a PAM2 and a PAM4 communication modality, in-phase edge detection logic for detecting in-phase edge information in the communication signal, quadrature edge detection logic for detecting quadrature edge information in the communication signal, and mixing logic for determining an amount of in-phase edge information and quadrature edge information to be applied based on at least one channel parameter in the communication channel.
    Type: Application
    Filed: August 21, 2013
    Publication date: February 26, 2015
    Applicant: Avago Technologies General IP ( Singapore) Pte. Ltd.
    Inventors: Christopher M. Juenemann, Robert Keith Barnes, Jade Michael Kizer
  • Publication number: 20140362962
    Abstract: An N-phase clock generation circuit includes an input clock signal comprising a first phase signal, a phase interpolator configured to receive the input clock signal and generate a second phase signal, a first divider element configured to receive the first phase signal and generate an in-phase divided clock signal, a second divider element configured to receive the second phase signal and generate a quadrature divided clock signal, a first delay element configured to receive the in-phase divided clock signal and an in-phase control signal, the first delay element configured to generate a delayed in-phase divided clock signal, an a second delay element configured to receive the quadrature divided clock signal and a quadrature control signal, the second delay element configured to generate a delayed quadrature divided clock signal.
    Type: Application
    Filed: June 10, 2013
    Publication date: December 11, 2014
    Inventors: Peter J. Meier, Gilbert Yoh, Darrin C. Miller, Jade Michael Kizer
  • Publication number: 20140355663
    Abstract: A programmable feed forward equalizer (FFE) includes a plurality of unit cells, each unit cell comprising a capacitive element coupled to an input connection by a first switch and coupled to an output connection by a second switch. The FFE also comprises clock logic configured to control the first switch and the second switch so that a selected voltage signal is applied to the capacitive element at a selected time such that the selected voltage signal defines a capacitance of the capacitive element, the clock logic causing the second switch to couple the capacitive element to the output connection so as to apply the selected voltage signal as a filter coefficient to a summing element.
    Type: Application
    Filed: May 30, 2013
    Publication date: December 4, 2014
    Inventors: Jade Michael Kizer, Robert B. Roze
  • Publication number: 20140355658
    Abstract: A correlation engine includes a first register configured to receive a test data signal, a second register configured to receive a main data signal, first shift logic configured to shift the test data signal by a predetermined value between 0 and 3 symbols, second shift logic configured to shift the main data signal by a predetermined value between 0 and 20 symbols, and comparison logic configured to compare the shifted test data signal and the shifted main data signal to generate an error signal.
    Type: Application
    Filed: May 30, 2013
    Publication date: December 4, 2014
    Inventors: Peter J. Meier, Jeffrey A. Slavick, Jade Michael Kizer, Darrin C. Miller
  • Publication number: 20140355662
    Abstract: A pipelined decision feedback equalizer (DFE) includes a programmable digital-to-analog converter (DAC) configured to provide a programmable voltage to a plurality of decision feedback equalized (DFE) sections, a capacitive element associated with each DFE section, the capacitive element coupled to an input connection by a first switch and coupled to an output connection by a second switch, clock logic configured to control the first switch and the second switch so that a predefined voltage signal is applied to the capacitive element at a predefined time such that a charge corresponding to the predefined voltage signal is applied to the capacitive element, the clock logic causing the second switch to couple the capacitive element to the output connection so as to apply the voltage on the capacitive element as a filter coefficient to a summing element.
    Type: Application
    Filed: May 30, 2013
    Publication date: December 4, 2014
    Inventors: Jade Michael Kizer, Robert B. Roze
  • Patent number: 8902091
    Abstract: A serial-to-parallel converter includes a first register bank having first and second register groups, the first register bank configured to receive a communication signal having at least one bit for each unit interval (UI) of a system clock signal, the first register bank having a number of registers corresponding to a number of parallel processing stages, a second register bank having a plurality of register groups, each register group configured to receive the output of at least one of the first and second register groups after a number of unit intervals corresponding to the number of registers in each of the first and second register groups in the first register bank, and a third register bank configured to receive the output of the second register bank after a number of unit intervals corresponding to a number of registers in the second register bank.
    Type: Grant
    Filed: September 3, 2013
    Date of Patent: December 2, 2014
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Darrin C. Miller, Jade Michael Kizer, Peter J. Meier, Gilbert Yoh
  • Publication number: 20140269998
    Abstract: A receiver termination circuit includes an internal AC coupling capacitor and an adjustable resistor forming an adjustable high-pass filter (HPF) at a receiver side of a transmission medium, and a digital-to-analog converter (DAC) coupled to the adjustable HPF, the DAC configured to provide a signal having a low-pass filter response to the adjustable HPF to provide a DC restore function.
    Type: Application
    Filed: March 15, 2013
    Publication date: September 18, 2014
    Inventors: Jade Michael Kizer, Robert M. Thelen, Robert H. Miller, JR.