Patents by Inventor Jae Goan Jeong

Jae Goan Jeong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8187940
    Abstract: A method for fabricating a semiconductor device, including (a) etching a semiconductor substrate to form a first trench defining an active region; (b) forming a first spacer on sidewalls of the first trench; (c) etching a bottom of the first trench to form a second trench; (d) etching a sidewall of the second trench to form a third trench including an undercut space; (e) forming a device isolation structure that fills the first, second and third trenches; (f) etching the semiconductor substrate of a gate region to form a recess; and (g) forming a gate that fills the recess.
    Type: Grant
    Filed: September 13, 2010
    Date of Patent: May 29, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sang Don Lee, Jae Goan Jeong
  • Publication number: 20110008941
    Abstract: A method for fabricating a semiconductor device, including (a) etching a semiconductor substrate to form a first trench defining an active region; (b) forming a first spacer on sidewalls of the first trench; (c) etching a bottom of the first trench to form a second trench; (d) etching a sidewall of the second trench to form a third trench including an undercut space; (e) forming a device isolation structure that fills the first, second and third trenches; (f) etching the semiconductor substrate of a gate region to form a recess; and (g) forming a gate that fills the recess.
    Type: Application
    Filed: September 13, 2010
    Publication date: January 13, 2011
    Applicant: Hynix Semiconductor Inc.
    Inventors: Sang Don LEE, Jae Goan Jeong
  • Patent number: 7795670
    Abstract: The semiconductor device includes an active region, a recess channel region, a storage node junction region, a gate insulating film, and a gate electrode. The active region is defined by a device isolation structure formed in a semiconductor substrate, wherein a lower part of sidewalls of the active region is recessed. The recess channel is formed in the semiconductor substrate under the active region, wherein the recess channel has a vertical channel region and a horizontal channel region. The storage node junction region is formed over the device isolation structure and the semiconductor substrate. The gate insulating film is formed over the active region including the recess channel region. The gate electrode is formed over the gate insulating film to fill up the recess channel region.
    Type: Grant
    Filed: April 13, 2006
    Date of Patent: September 14, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sang Don Lee, Jae Goan Jeong
  • Patent number: 7071068
    Abstract: A transistor and a method for fabricating the same that involves a forming a device isolation oxide film semiconductor substrate, forming an opening in the device isolation oxide to open the substrate and define an active region, the junction between the oxide and the substrate having a rounded profile, and then forming a complex gate electrode structure in the active region. The preferred gate electrode structure comprises a gate oxide and a stacked conductor structure having a first and a second conductor, an optional hard mask layer formed on the second conductor, an oxide layer formed on the first conductor, and nitride spacers formed on the oxide layer on the sidewalls of the gate electrode. On either side of the gate electrode structure lightly doped drain (LDD) regions and source drain regions are then formed in the active region of the semiconductor substrate. The wafer is then planarized with one or more insulating films to condition the wafer for subsequent processing.
    Type: Grant
    Filed: July 13, 2004
    Date of Patent: July 4, 2006
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae Goan Jeong
  • Publication number: 20040259313
    Abstract: A transistor and a method for fabricating the same that involves a forming a device isolation oxide film semiconductor substrate, forming an opening in the device isolation oxide to open the substrate and define an active region, the junction between the oxide and the substrate having a rounded profile, and then forming a complex gate electrode structure in the active region. The preferred gate electrode structure comprises a gate oxide and a stacked conductor structure having a first and a second conductor, an optional hard mask layer formed on the second conductor, an oxide layer formed on the first conductor, and nitride spacers formed on the oxide layer on the sidewalls of the gate electrode. On either side of the gate electrode structure lightly doped drain (LDD) regions and source drain regions are then formed in the active region of the semiconductor substrate. The wafer is then planarized with one or more insulating films to condition the wafer for subsequent processing.
    Type: Application
    Filed: July 13, 2004
    Publication date: December 23, 2004
    Applicant: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae Goan Jeong
  • Patent number: 6794714
    Abstract: A transistor and a method for fabricating the same that involves a forming a device isolation oxide film semiconductor substrate, forming an opening in the device isolation oxide to open the substrate and define an active region, the junction between the oxide and the substrate having a rounded profile, and then forming a complex gate electrode structure in the active region. The preferred gate electrode structure comprises a gate oxide and a stacked conductor structure having a first and a second conductor, an optional hard mask layer formed on the second conductor, an oxide layer formed on the first conductor, and nitride spacers formed on the oxide layer on the sidewalls of the gate electrode. On either side of the gate electrode structure lightly doped drain (LDD) regions and source drain regions are then formed in the active region of the semiconductor substrate. The wafer is then planarized with one or more insulating films to condition the wafer for subsequent processing.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: September 21, 2004
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae Goan Jeong
  • Patent number: 6569750
    Abstract: The present invention discloses a method for forming a device trench isolation film for a semiconductor device having impurity regions at the sidewalls of the trench. The impurity regions increase the threshold voltage of the transistor and suppress an inverse narrow width effects. In addition, the method prevents or suppresses the phenomenon wherein an impurity in a channel region moves to the trench and lowers the threshold voltage of the transistor, decreases the leakage current, and overcomes a hump phenomenon by turning on a parasitic transistor at the sidewalls with the transistor in the active region. As a result, the electrical properties and reliability of the resulting semiconductor device are improved.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: May 27, 2003
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Young Seok Kim, Jae Goan Jeong
  • Patent number: 6329694
    Abstract: A semiconductor device with an electrostatic discharge (ESD) protective circuit is disclosed. In this semiconductor device with an ESD protective circuit, an n-well guard ring is formed around an NMOS field transistor of a data input buffer or around an NMOS transistor of a data output buffer. The n-well guard ring is strapped to an n-well of a PMOS field transistor and to an n-well of a PMOS transistor, and thus a PNPN path is formed toward the PMOS transistor at a positive mode of the ground voltage. Therefore, the electrical resistance between the wells of the NMOS transistors and the PMOS transistors can be reduced, thereby improving the characteristics of the ESD protective circuit and a latch-up device. Further the layout area is reduced, and thus, the characteristics and the reliability of the semiconductor device are improved.
    Type: Grant
    Filed: June 29, 1999
    Date of Patent: December 11, 2001
    Assignee: Hyundai Electronics Industries Co., Inc.
    Inventors: Chang Hyuk Lee, Jae Goan Jeong
  • Publication number: 20010018241
    Abstract: A transistor and a method for fabricating the same that involves a forming a device isolation oxide film semiconductor substrate, forming an opening in the device isolation oxide to open the substrate and define an active region, the junction between the oxide and the substrate having a rounded profile, and then forming a complex gate electrode structure in the active region. The preferred gate electrode structure comprises a gate oxide and a stacked conductor structure having a first and a second conductor, an optional hard mask layer formed on the second conductor, an oxide layer formed on the first conductor, and nitride spacers formed on the oxide layer on the sidewalls of the gate electrode. On either side of the gate electrode structure lightly doped drain (LDD) regions and source drain regions are then formed in the active region of the semiconductor substrate. The wafer is then planarized with one or more insulating films to condition the wafer for subsequent processing.
    Type: Application
    Filed: January 2, 2001
    Publication date: August 30, 2001
    Inventor: Jae Goan Jeong
  • Publication number: 20010016397
    Abstract: The present invention discloses a method for forming a device trench isolation film for a semiconductor device having impurity regions at the sidewalls of the trench. The impurity regions increase the threshold voltage of the transistor and suppress an inverse narrow width effects. In addition, the method prevents or suppresses the phenomenon wherein an impurity in a channel region moves to the trench and lowers the threshold voltage of the transistor, decreases the leakage current, and overcomes a hump phenomenon by turning on a parasitic transistor at the sidewalls with the transistor in the active region. As a result, the electrical properties and reliability of the resulting semiconductor device are improved.
    Type: Application
    Filed: January 2, 2001
    Publication date: August 23, 2001
    Inventors: Young Seok Kim, Jae Goan Jeong
  • Patent number: 6207997
    Abstract: A thin film transistor for an antistatic circuit includes: wells formed on a silicon substrate; insulating layers for electrical isolation between electrodes formed within the wells; low density impurity diffused regions respectively interposed between the insulating layers; a first high-density impurity diffused region formed within one low-density impurity diffused region; a second high-density impurity diffused region formed within the other low-density impurity diffused region; interlevel insulating layers formed on the insulating layers and the low-density impurity diffused layers; and metal gate electrodes formed on the low-density impurity diffused layers and the interlevel insulating layers; at least one of the first high-density impurity diffused region and the second high-density impurity diffused region being arranged to overlap on active region, inward from outside edges of the active region.
    Type: Grant
    Filed: July 31, 1998
    Date of Patent: March 27, 2001
    Assignee: Hyundai Electronics Industries Co. Ltd.
    Inventors: Jae Goan Jeong, Gun Woo Park
  • Patent number: 6087215
    Abstract: To reduce a junction leakage of an junction interface between a P type well portion formed on a P type substrate and a source region, an impurity region of a first conductive type or a second conductivity type is formed at the junction interface. A plug ion is implanted in the source region to increase a depletion depth of the source region and a counter doping is then performed in the source region to reduce an electrical field of the source region.
    Type: Grant
    Filed: December 22, 1997
    Date of Patent: July 11, 2000
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Tae Woo Kim, Jae Goan Jeong
  • Patent number: 6031704
    Abstract: A power line and a ground line of a bipolar transistor for the electrostatic protection are isolated from a power line and a ground line of an active transistor for data input and output. Also, a resistor is coupled between a power line and a ground line of an active transistor for data input and output, and another resistor is coupled between a pad and the active transistor. Accordingly, the active transistor for data input and output is operated as an internal circuit in the electrostatic protection test since main current flows toward the bipolar transistor. An electrostatic protection circuit according to the present invention uses a bipolar transistor for the electrostatic protection and uses an active transistor for data input and output as an internal circuit in order to increase transistor size. Accordingly, a rated current of a data input and output pad is satisfied as well as the data pin capacitance is reduced since the distance between a gate and a contact in an active transistor is decreased.
    Type: Grant
    Filed: June 26, 1998
    Date of Patent: February 29, 2000
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae Goan Jeong
  • Patent number: 5821587
    Abstract: A semiconductor device provide with an ESD circuit including three active regions and element isolating regions formed on a semiconductor substrate in such a manner that the active regions are isolated from one another by the element isolating regions, source/drain diffusion regions respectively formed at the active regions, a first interlayer insulating film formed on the semiconductor substrate in such a manner that it covers the active regions and element isolating regions while being provided with first contact holes for exposing the diffusion regions, first lines formed on the first interlayer insulating film in such a manner that they are electrically connected to the diffusion regions via the first contact holes, respectively, a second interlayer insulating film formed over the entire exposed surface of the resulting structure obtained after the formation of the first line in such a manner that it has second contact holes for exposing the first line disposed over a central one of the active regions, an
    Type: Grant
    Filed: June 9, 1997
    Date of Patent: October 13, 1998
    Assignee: Hyundai Electronics Industries Co., Ltd
    Inventor: Jae Goan Jeong
  • Patent number: 5807728
    Abstract: A thin film transistor for an antistatic circuit includes: wells formed on a silicon substrate; insulating layers for electrical isolation between electrodes formed within the wells; low density impurity diffused regions respectively interposed between the insulating layers; a first high-density impurity diffused region formed within one low-density impurity diffused region; a second high-density impurity diffused region formed within the other low-density impurity diffused region; interlevel insulating layers formed on the insulating layers and the low-density impurity diffused layers; and metal gate electrodes formed on the low-density impurity diffused layers and the interlevel insulating layers; at least one of the first high-density impurity diffused region and the second high-density impurity diffused region being arranged to overlap an active region, inward from outside edges of the active region.
    Type: Grant
    Filed: December 27, 1996
    Date of Patent: September 15, 1998
    Assignee: Hyundai Electronics Industries, Co., Ltd.
    Inventors: Jae Goan Jeong, Gun Woo Park
  • Patent number: 5793588
    Abstract: A circuit for protecting against damage from an electrostatic discharge (ESD). The circuit provides protection by minimizing a voltage difference between a main voltage line and a TTL voltage line. This is accomplished with a bypass to a main ground voltage line in the case of a positive overvoltage, and a bypass to a main supply voltage line in the case of a negative overvoltage. In order to equalize the voltage between the main supply voltage line and the TTL supply voltage line, the circuit also utilizes a metal gate N-channel field transistor and a gate diode active transistor connected in parallel between the main and TTL supply voltage lines. A pair of metal gate N-channel field transistors is also connected in parallel between the main and TTL ground voltage lines in order to equalize the voltage between the main and TTL ground voltage lines.
    Type: Grant
    Filed: December 26, 1996
    Date of Patent: August 11, 1998
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae Goan Jeong
  • Patent number: 5571742
    Abstract: A stack capacitor capable of obtaining high capacitance in a limited area, thereby improving the integration degree of a semiconductor memory device and a process for fabricating the same.
    Type: Grant
    Filed: April 14, 1994
    Date of Patent: November 5, 1996
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jae Goan Jeong