Patents by Inventor Jae-Gu Roh

Jae-Gu Roh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6101137
    Abstract: A semiconductor memory device having a delay locked loop includes a delay locked loop and a voltage supply unit. The delay locked loop reduces the skew between a clock and data. The voltage supply unit supplies the voltages required by the delay locked loop when the delay locked loop is operating and is deactivated when the delay locked loop is not operating.
    Type: Grant
    Filed: June 23, 1999
    Date of Patent: August 8, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jae-gu Roh
  • Patent number: 6097652
    Abstract: An integrated circuit memory device includes a pair of bit lines, a memory cell array connected to the pair of bit lines, a pair of sensing bit lines and a switching unit that connects the pair of bit lines and the pair of sensing bit lines in response to an isolation control signal transmitted through an isolation control line. An equalizer equalizes the pair of bit lines in response to an equalization signal that is transmitted through an equalization control line. A sense amplifier senses and amplifies a voltage difference between the pair of sensing bit lines. A discharge circuit is connected between the isolation control line and a reference voltage such as ground, to discharge the isolation control line into the reference voltage in response to an inverted isolation control signal that is transmitted through a complementary line of the isolation control line.
    Type: Grant
    Filed: August 11, 1999
    Date of Patent: August 1, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jae-gu Roh
  • Patent number: 6061295
    Abstract: Integrated circuit memory devices having time compensated column selection capability include a column selection signal controller which performs the functions of generating: a control signal during read and write modes of operation, a read column selection enable signal based on the control signal during the read mode of operation and a write column selection enable signal based on a delayed version of the control signal during the write mode of operation, in response to a clock signal. Using this controller, the delay between generation of the control signal and the write column selection enable signal is greater than the delay between generation of the control signal and the read column selection enable signal. This greater delay provides a greater data access time (e.g.
    Type: Grant
    Filed: July 27, 1998
    Date of Patent: May 9, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jae-gu Roh
  • Patent number: 5790464
    Abstract: A method of arranging a memory cell array in a semiconductor memory device, comprising the steps of dividing the memory cell array into a plurality of memory cell array areas having equal size, providing within the memory cell array a plurality of sub-normal memory cell arrays and at least one redundant memory cell array, arranging the plurality of sub-normal memory cell arrays and the at least one redundant memory cell array into the plurality of memory cell array areas, and arranging a plurality of sub-normal word line drivers, such that each sub-normal word line driver is adjacent to one of the plurality of memory cell array areas.
    Type: Grant
    Filed: December 28, 1995
    Date of Patent: August 4, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Gu Roh, Moon-Gone Kim
  • Patent number: 5790465
    Abstract: A burn-in test circuit of a semiconductor memory device with a first test circuit having output terminals connected to input terminals of a first half of plurality of word line drivers. A second test circuit has output terminals connected to input terminals of a second half of the plurality of word line drivers. The first and second tests circuits are sequentially activated to perform a burn-in test for all the memory cells.
    Type: Grant
    Filed: September 16, 1996
    Date of Patent: August 4, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-gu Roh, Soo-in Cho
  • Patent number: 5327389
    Abstract: A semiconductor memory device divided into a number of main blocks each main block having a number of subblocks selects a single main block and enables the subblocks of the selected main block, so as to reduce the power consumptions. The semiconductor memory device includes a block selector for selecting one of the main blocks in response to row address signals, a number of first boost circuits for selecting the subblocks of the selected main block in response to the row address signals, and a number of second boost circuits adapted to be disabled in response to the row address signals.
    Type: Grant
    Filed: July 27, 1992
    Date of Patent: July 5, 1994
    Assignee: SamSung Electronics Co., Ltd.
    Inventors: Yong-Sik Seok, Dong-Sun Min, Dong-Soo Jun, Jae-Gu Roh
  • Patent number: 5325334
    Abstract: A column redundancy circuit for a semiconductor memory device, e.g., a DRAM, which includes a normal memory array comprised of a plurality of memory blocks each comprised of a matrix of rows and columns of memory cells, with at least two of the memory blocks sharing common columns, and with at least one of the columns being defective, in the sense of being connected to at least one memory cell which has been determined to be defective.
    Type: Grant
    Filed: February 5, 1993
    Date of Patent: June 28, 1994
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Gu Roh, Yong-Sik Seok