Patents by Inventor Jae-Hwang Sim

Jae-Hwang Sim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240130123
    Abstract: Disclosed are semiconductor devices, electronic systems including the same, and methods of fabricating the same. The semiconductor device comprises a first gate stack structure including a first dielectric pattern and a first conductive pattern that are alternately stacked with each other, a memory channel structure including a first memory portion that penetrates the first gate stack structure, a through contact including a first through portion at a level the same as a level of the first memory portion, and a connection contact including a first connection portion at a level the same as the level of the first memory portion and the level of the first through portion. A minimum width of the first memory portion is less than a minimum width of the first through portion and a minimum width of the first connection portion.
    Type: Application
    Filed: June 12, 2023
    Publication date: April 18, 2024
    Inventors: Yejin PARK, Seung Yoon KIM, Heesuk KIM, Hyeongjin KIM, Sehee JANG, Minsoo SHIN, Seungjun SHIN, Sanghun CHUN, Jeehoon HAN, Jae-Hwang SIM, Jongseon AHN
  • Patent number: 10593689
    Abstract: The inventive concepts provide methods for fabricating a semiconductor device and semiconductor devices fabricated by the same. According to the method, conductive lines having a fine pitch smaller than the minimum pitch realized by an exposure process may be formed using two or three photolithography processes and two spacer formation processes. In addition, node separation regions of the conductive lines may be easily formed without a misalignment problem.
    Type: Grant
    Filed: August 24, 2017
    Date of Patent: March 17, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Sung Song, Jae-Hwang Sim, Joon-Sung Lim
  • Patent number: 10083978
    Abstract: A method of forming a nonvolatile memory device includes forming first, second, and third gate structures, with the second and third gate structures including first and second spacer structures formed on a sidewall of the second gate structure and sidewalls of the third gate structure. Impurity regions are formed through ion implantation and the first spacer structure shields the second and third gate structures during ion implantation. The second spacer structure defines resulting impurity regions.
    Type: Grant
    Filed: January 11, 2018
    Date of Patent: September 25, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Won Kim, Bong-Tae Park, Ho-Jun Seong, Jae-Hwang Sim, Jung-Hoon Jun
  • Patent number: 9997525
    Abstract: A semiconductor device may include a first conductive pattern having a line portion and a pad portion connected to the line portion on a substrate, a gate insulating pattern and a second conductive pattern sequentially stacked on the substrate, and a capping layer disposed on the first and second conductive patterns. A first trench is defined in an upper portion of the substrate adjacent to one side of the second conductive pattern, and the capping layer at least partially fills the first trench.
    Type: Grant
    Filed: January 4, 2017
    Date of Patent: June 12, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae-Hwang Sim, Hojun Seong, Bongtae Park, Woo-Jung Kim
  • Publication number: 20180138188
    Abstract: A method of forming a nonvolatile memory device includes forming first, second, and third gate structures, with the second and third gate structures including first and second spacer structures formed on a sidewall of the second gate structure and sidewalls of the third gate structure. Impurity regions are formed through ion implantation and the first spacer structure shields the second and third gate structures during ion implantation. The second spacer structure defines resulting impurity regions.
    Type: Application
    Filed: January 11, 2018
    Publication date: May 17, 2018
    Inventors: Dong-Won Kim, Bong-Tae Park, Ho-Jun Seong, Jae-Hwang Sim, Jung-Hoon Jun
  • Publication number: 20180061843
    Abstract: A method of forming a nonvolatile memory device includes forming first, second, and third gate structures, with the second and third gate structures including first and second spacer structures formed on a sidewall of the second gate structure and sidewalls of the third gate structure. Impurity regions are formed through ion implantation and the first spacer structure shields the second and third gate structures during ion implantation. The second spacer structure defines resulting impurity regions.
    Type: Application
    Filed: March 29, 2017
    Publication date: March 1, 2018
    Inventors: Dong-Won Kim, Bong-Tae Park, Ho-Jun Seong, Jae-Hwang Sim, Jung-Hoon Jun
  • Patent number: 9905569
    Abstract: A method of forming a nonvolatile memory device includes forming first, second, and third gate structures, with the second and third gate structures including first and second spacer structures formed on a sidewall of the second gate structure and sidewalls of the third gate structure. Impurity regions are formed through ion implantation and the first spacer structure shields the second and third gate structures during ion implantation. The second spacer structure defines resulting impurity regions.
    Type: Grant
    Filed: March 29, 2017
    Date of Patent: February 27, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Won Kim, Bong-Tae Park, Ho-Jun Seong, Jae-Hwang Sim, Jung-Hoon Jun
  • Patent number: 9899323
    Abstract: An integrated circuit device includes a first conductive line and a second conductive line that are spaced apart from each other and extend in a first direction to be parallel to each other; and a contact pad including a pad body including a first branch portion from which the first conductive line branches and a second branch portion from which the second conductive line branches and a loop branch portion that is located between the first branch portion and the second branch portion and protrudes from the pad body. Related devices and fabrication methods are also discussed.
    Type: Grant
    Filed: December 13, 2016
    Date of Patent: February 20, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ho-jun Seong, Jae-hwang Sim
  • Patent number: 9875897
    Abstract: A semiconductor device includes line patterns extending in a first direction, and separated from each other in a second direction perpendicular to the first direction. The plurality of line patterns includes at least two line sets, and each of the line sets includes four line patterns consecutively disposed in the second direction and having a length which varies based on location, and the at least two line sets have substantially an identical length.
    Type: Grant
    Filed: October 26, 2016
    Date of Patent: January 23, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jae-Hwang Sim
  • Publication number: 20170373085
    Abstract: The inventive concepts provide methods for fabricating a semiconductor device and semiconductor devices fabricated by the same. According to the method, conductive lines having a fine pitch smaller than the minimum pitch realized by an exposure process may be formed using two or three photolithography processes and two spacer formation processes. In addition, node separation regions of the conductive lines may be easily formed without a misalignment problem.
    Type: Application
    Filed: August 24, 2017
    Publication date: December 28, 2017
    Inventors: Min-Sung Song, Jae-Hwang Sim, Joon-Sung Lim
  • Publication number: 20170309568
    Abstract: An integrated circuit device includes a first conductive line and a second conductive line that are spaced apart from each other and extend in a first direction to be parallel to each other; and a contact pad including a pad body including a first branch portion from which the first conductive line branches and a second branch portion from which the second conductive line branches and a loop branch portion that is located between the first branch portion and the second branch portion and protrudes from the pad body. Related devices and fabrication methods are also discussed.
    Type: Application
    Filed: December 13, 2016
    Publication date: October 26, 2017
    Inventors: Ho-jun Seong, Jae-hwang Sim
  • Patent number: 9773795
    Abstract: Disclosed are non-volatile memory devices and methods of manufacturing the same. The non-volatile memory device includes device isolation patterns defining active portions in a substrate and gate structures disposed on the substrate. The active portions are spaced apart from each other in a first direction and extend in a second direction perpendicular to the first direction. The gate structures are spaced apart from each other in the second direction and extend in the first direction. Each of the device isolation patterns includes a first air gap, and each of a top surface and a bottom surface of the first air gap has a wave-shape in a cross-sectional view taken along the second direction.
    Type: Grant
    Filed: April 21, 2015
    Date of Patent: September 26, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hwang Sim, Jinhyun Shin, HoJun Seong
  • Patent number: 9761603
    Abstract: The inventive concepts provide methods for fabricating a semiconductor device and semiconductor devices fabricated by the same. According to the method, conductive lines having a fine pitch smaller than the minimum pitch realized by an exposure process may be formed using two or three photolithography processes and two spacer formation processes. In addition, node separation regions of the conductive lines may be easily formed without a misalignment problem.
    Type: Grant
    Filed: December 10, 2015
    Date of Patent: September 12, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Sung Song, Jae-Hwang Sim, Joon-Sung Lim
  • Publication number: 20170221755
    Abstract: A semiconductor device may include a first conductive pattern having a line portion and a pad portion connected to the line portion on a substrate, a gate insulating pattern and a second conductive pattern sequentially stacked on the substrate, and a capping layer disposed on the first and second conductive patterns. A first trench is defined in an upper portion of the substrate adjacent to one side of the second conductive pattern, and the capping layer at least partially fills the first trench.
    Type: Application
    Filed: January 4, 2017
    Publication date: August 3, 2017
    Inventors: Jae-Hwang SIM, Hojun SEONG, Bongtae PARK, Woo-Jung KIM
  • Publication number: 20170178907
    Abstract: A semiconductor device includes line patterns extending in a first direction, and separated from each other in a second direction perpendicular to the first direction. The plurality of line patterns includes at least two line sets, and each of the line sets includes four line patterns consecutively disposed in the second direction and having a length which varies based on location, and the at least two line sets have substantially an identical length.
    Type: Application
    Filed: October 26, 2016
    Publication date: June 22, 2017
    Inventor: JAE-HWANG SIM
  • Patent number: 9508551
    Abstract: A method of fabricating a semiconductor device includes stacking an etch target layer, a first mask layer, and a second mask layer on a first surface of a substrate. A plurality of first spacer lines are formed parallel to each other and a first spacer pad line on the second mask layer is formed. A third mask pad in contact with at least the first spacer pad line on the second mask layer is formed. The second mask layer and the first mask layer are etched to form one or more first mask lines, a first mask preliminary pad, and second mask patterns. Second spacer lines are respectively formed covering sidewalls of the first mask preliminary pad and the first mask lines. First mask pads are formed. The etch target layer is etched to form conductive lines and conductive pads connected to the conductive lines.
    Type: Grant
    Filed: March 23, 2015
    Date of Patent: November 29, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hojun Seong, Jae-Hwang Sim, Jeehoon Han
  • Patent number: 9461058
    Abstract: Methods of fabricating semiconductor devices may include forming a stopper layer, a lower hard mask layer, an intermediate hard mask layer, and an upper hard mask pattern on a substrate, forming first spacer patterns on sidewalls of the upper hard mask pattern, selectively etching the intermediate hard mask layer using the first spacer patterns as an etching mask, forming second spacer patterns on sidewalls of the etched intermediate hard mask layer, selectively etching the lower hard mask layer using the etched second spacer layer as an etching mask, forming a patterning mask pattern that exposes a cell area and covers a common source line area on the etched lower hard mask layer and the stopper layer, and selectively etching the stopper layer using the etched lower hard mask layer and the patterning mask pattern as etching masks to form stopper patterns.
    Type: Grant
    Filed: February 5, 2016
    Date of Patent: October 4, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Sung Song, Jae-Hwang Sim, Joon-Sung Lim
  • Publication number: 20160233223
    Abstract: Methods of fabricating semiconductor devices may include forming a stopper layer, a lower hard mask layer, an intermediate hard mask layer, and an upper hard mask pattern on a substrate, forming first spacer patterns on sidewalls of the upper hard mask pattern, selectively etching the intermediate hard mask layer using the first spacer patterns as an etching mask, forming second spacer patterns on sidewalls of the etched intermediate hard mask layer, selectively etching the lower hard mask layer using the etched second spacer layer as an etching mask, forming a patterning mask pattern that exposes a cell area and covers a common source line area on the etched lower hard mask layer and the stopper layer, and selectively etching the stopper layer using the etched lower hard mask layer and the patterning mask pattern as etching masks to form stopper patterns.
    Type: Application
    Filed: February 5, 2016
    Publication date: August 11, 2016
    Inventors: Min-Sung SONG, Jae-Hwang Sim, Joon-Sung Lim
  • Publication number: 20160190004
    Abstract: The inventive concepts provide methods for fabricating a semiconductor device and semiconductor devices fabricated by the same. According to the method, conductive lines having a fine pitch smaller than the minimum pitch realized by an exposure process may be formed using two or three photolithography processes and two spacer formation processes. In addition, node separation regions of the conductive lines may be easily formed without a misalignment problem.
    Type: Application
    Filed: December 10, 2015
    Publication date: June 30, 2016
    Inventors: Min-Sung Song, Jae-Hwang SIM, Joon-Sung LIM
  • Patent number: 9378977
    Abstract: A non-volatile memory device comprises a substrate, a control gate electrode on the substrate, and a charge storage region between the control gate electrode and the substrate. A control gate mask pattern is on the control gate electrode, the control gate electrode comprising a control base gate and a control metal gate on the control base gate. A width of the control metal gate is less than a width of the control gate mask pattern. An oxidation-resistant spacer is at sidewalls of the control metal gate positioned between the control gate mask pattern and the control base gate.
    Type: Grant
    Filed: June 2, 2014
    Date of Patent: June 28, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Minchul Kim, Jae-Hwang Sim, Sangbin Song