Patents by Inventor Jae Yong An

Jae Yong An has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180366430
    Abstract: A semiconductor device includes a semiconductor chip having a pad which is exposed through a passivation layer, a bump pillar formed over the passivation layer adjacent to the pad, but not overlapping with the pad. The semiconductor chip also has a solder layer including a solder bump portion which is formed over the bump pillar and a solder fillet portion which is formed at one side of the bump pillar facing the pad to cover the pad and electrically couples the bump pillar and the pad.
    Type: Application
    Filed: September 13, 2017
    Publication date: December 20, 2018
    Applicant: SK hynix Inc.
    Inventors: Jun-Hyun CHO, Young-Suk RYU, Jae-Yong AN, Il-Hwan CHO
  • Patent number: 10157873
    Abstract: A semiconductor device includes a semiconductor chip having a pad which is exposed through a passivation layer, a bump pillar formed over the passivation layer adjacent to the pad, but not overlapping with the pad. The semiconductor chip also has a solder layer including a solder bump portion which is formed over the bump pillar and a solder fillet portion which is formed at one side of the bump pillar facing the pad to cover the pad and electrically couples the bump pillar and the pad.
    Type: Grant
    Filed: September 13, 2017
    Date of Patent: December 18, 2018
    Assignee: SK hynix Inc.
    Inventors: Jun-Hyun Cho, Young-Suk Ryu, Jae-Yong An, Il-Hwan Cho
  • Patent number: 7745308
    Abstract: A method of fabricating a micro-vertical structure is provided. The method includes bonding a second crystalline silicon (Si) substrate onto a first crystalline Si substrate by interposing an insulating layer pattern and a cavity, etching the second crystalline Si substrate using a deep reactive ion etch (DRIE) process along a [111] crystal plane vertical to the second crystalline Si substrate, and etching an etched vertical surface of the second crystalline Si substrate using a crystalline wet etching process to improve the surface roughness and flatness of the etched vertical surface. As a result, no morphological defects occur on the etched vertical surface. Also, footings do not occur at an etch end-point due to the insulating layer pattern. In addition, the micro-vertical structure does not float in the air but is fixed to the first crystalline Si substrate, thereby facilitating subsequent processes.
    Type: Grant
    Filed: April 2, 2009
    Date of Patent: June 29, 2010
    Assignees: Electronics and Telecommunications Research Institute, Gwangju Institute of Science and Technology
    Inventors: Myung Lae Lee, Jong Hyun Lee, Sung Sik Yun, Dae Hun Jeong, Gunn Hwang, Chang Auck Choi, Chang Han Je, Jae Yong An
  • Publication number: 20100009514
    Abstract: A method of fabricating a micro-vertical structure is provided. The method includes bonding a second crystalline silicon (Si) substrate onto a first crystalline Si substrate by interposing an insulating layer pattern and a cavity, etching the second crystalline Si substrate using a deep reactive ion etch (DRIE) process along a [111] crystal plane vertical to the second crystalline Si substrate, and etching an etched vertical surface of the second crystalline Si substrate using a crystalline wet etching process to improve the surface roughness and flatness of the etched vertical surface. As a result, no morphological defects occur on the etched vertical surface. Also, footings do not occur at an etch end-point due to the insulating layer pattern. In addition, the micro-vertical structure does not float in the air but is fixed to the first crystalline Si substrate, thereby facilitating subsequent processes.
    Type: Application
    Filed: April 2, 2009
    Publication date: January 14, 2010
    Applicants: Electronics and Telecommunications Research Institute, Gwangju Institute of Science and Technology
    Inventors: Myung Lae LEE, Jong Hyun Lee, Sung Sik Yun, Dae Hun Jeong, Gunn Hwang, Chang Auck Choi, Chang Han Je, Jae Yong An
  • Publication number: 20080081398
    Abstract: The present invention relates to semiconductor device manufacturing techniques, and specifically to a field of device packaging techniques at wafer level. More specifically, it relates to a cap wafer for wafer bonding application that is bonded to top part of a device wafer. The method of the present invention excludes the use of deep reactive ion etching of silicon to form a through silicon via. The present invention provides a method for the preparation of cap wafer for wafer bonding application with a simple process of through silicon via interconnection and a wafer level packaging method using the same.
    Type: Application
    Filed: October 2, 2007
    Publication date: April 3, 2008
    Applicant: FIONIX INC.
    Inventors: Sang-Hwan Lee, Yeon-Duck Ryu, Jae-Yong An, Hyun-Jin Choi, Myoung-Seon Shin