Patents by Inventor Jagdish Chand Goyal

Jagdish Chand Goyal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10439620
    Abstract: A dual-PFD circuit with delay feedback generated by a dual-modulus prescaler based on mode control from a feedback delay generation circuit. The PFD circuit can be used with a PLL feedback divider to divide a VCO clock signal VCO_clk and generate FB and FB_DLY signals. The PLL feedback divider includes a dual modulus prescaler to selectively divide the VCO_clk by either M or M+1 (such as 4/5) based on a divide mode control input to generate a prescaled divide signal, and a programmed counter/divider (N counter/1/N divider) to selectively divide the prescaled divide signal to generate the FB signal, and a delay generation circuit to selectively delay the FB signal by a pre-defined delay to generate the FB_DLY signal. The prescaler is responsive to the pre-defined delay from the delay generation circuit to change divide modes. The dual PFD circuit response to the FB and FB_DLY signals in relation to a reference signal to generate a phase comparison signal.
    Type: Grant
    Filed: September 25, 2017
    Date of Patent: October 8, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Theertham Srinivas, Jagdish Chand Goyal, Peeyoosh Mirajkar
  • Patent number: 10243573
    Abstract: Frequency synthesis is based on phase synchronizing PLL output across REFERENCE and VCO clock domains (including outputs for multiple PLLs), based on an input (REF-Domain) SYNC signal (phase timing reference). A frequency synthesizer includes a VCO to generate VCO_clk and a PLL output circuit, such as a channel divider, to generate PLL_OUT based on VCO_clk (in the VCO-Domain). The VCO loop includes a PD to phase compare an input PD_clock based on REF_CLK, and a VCO feedback signal based on divided VCO_clk (NDIV_out). SYNC alignment circuitry generates a SYNC alignment signal based on SYNC, PD_clk, and NDIV_out (REF-Domain), which is used to synchronize the PLL output circuit and PLL_OUT to SYNC. If a reference divider generates PD_clk, the SYNC alignment circuitry generates a reset to SYNC-align the reference divider. If the VCO loop uses fractional divide, the SYNC alignment circuitry resets the fractional modulator to a known sequence.
    Type: Grant
    Filed: April 23, 2018
    Date of Patent: March 26, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jagdish Chand Goyal, Peeyoosh Mirajkar, Shankaranarayana Karantha, Ashwin Ravisankar, Srikanth Manian, Srinivas Theertham
  • Patent number: 9954705
    Abstract: The disclosure provides a frequency synthesizer. It includes a PFD that generates an up signal and a down signal in response to a reference signal and a feedback signal. A charge pump generates a control voltage in response to the up signal and the down signal. A low pass filter generates a filtered voltage in response to the control voltage. An oscillator circuit generates an output signal in response to the filtered voltage. A feedback divider is coupled between the oscillator circuit and the PFD, and divides the output signal by a first integer divider to generate the feedback signal. A sigma delta modulator (SDM) generates a second integer divider in response to the feedback signal, the reference signal, the output signal and the first integer divider. A digital filter is coupled between the SDM and the feedback divider, and filters quantization noise associated with the SDM.
    Type: Grant
    Filed: December 22, 2016
    Date of Patent: April 24, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Yogesh Darwhekar, Srikanth Manian, Srinivas Theertham, Jagdish Chand Goyal, Robert Karl Butler
  • Patent number: 9948312
    Abstract: A phase lock loop (PLL) includes a voltage-controlled oscillator (VCO) and a frequency detector to generate a FAST signal responsive to a frequency of a reference signal being greater than the frequency of a feedback signal derived from the VCO and to generate a SLOW signal responsive to the frequency of the reference signal being smaller than the frequency of the feedback signal. The PLL also includes a digital charge pump, a loop filter, and a state machine circuit. Responsive to receipt of multiple consecutive FAST signals when the digital charge pump is providing a charging current to the loop filter, the state machine circuit reconfigures the digital charge pump to increase the charging current to the loop filter. Responsive to receipt of multiple consecutive SLOW signals when the loop filter is discharging, the state machine circuit reconfigures the digital charge pump to cause the loop filter's discharge current to increase.
    Type: Grant
    Filed: February 27, 2017
    Date of Patent: April 17, 2018
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jayawardan Janardhanan, Krishnaswamy Thiagarajan, Jagdish Chand Goyal
  • Publication number: 20180091157
    Abstract: A dual-PFD circuit with delay feedback generated by a dual-modulus prescaler based on mode control from a feedback delay generation circuit. The PFD circuit can be used with a PLL feedback divider to divide a VCO clock signal VCO_clk and generate FB and FB_DLY signals. The PLL feedback divider includes a dual modulus prescaler to selectively divide the VCO_clk by either M or M+1 (such as 4/5) based on a divide mode control input to generate a prescaled divide signal, and a programmed counter/divider (N counter/1/N divider) to selectively divide the prescaled divide signal to generate the FB signal, and a delay generation circuit to selectively delay the FB signal by a pre-defined delay to generate the FB_DLY signal. The prescaler is responsive to the pre-defined delay from the delay generation circuit to change divide modes. The dual PFD circuit response to the FB and FB_DLY signals in relation to a reference signal to generate a phase comparison signal.
    Type: Application
    Filed: September 25, 2017
    Publication date: March 29, 2018
    Inventors: Theertham Srinivas, Jagdish Chand Goyal, Peeyoosh Mirajkar
  • Publication number: 20170250693
    Abstract: A phase lock loop (PLL) includes a voltage-controlled oscillator (VCO) and a frequency detector to generate a FAST signal responsive to a frequency of a reference signal being greater than the frequency of a feedback signal derived from the VCO and to generate a SLOW signal responsive to the frequency of the reference signal being smaller than the frequency of the feedback signal. The PLL also includes a digital charge pump, a loop filter, and a state machine circuit. Responsive to receipt of multiple consecutive FAST signals when the digital charge pump is providing a charging current to the loop filter, the state machine circuit reconfigures the digital charge pump to increase the charging current to the loop filter. Responsive to receipt of multiple consecutive SLOW signals when the loop filter is discharging, the state machine circuit reconfigures the digital charge pump to cause the loop filter's discharge current to increase.
    Type: Application
    Filed: February 27, 2017
    Publication date: August 31, 2017
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jayawardan JANARDHANAN, Krishnaswamy THIAGARAJAN, Jagdish Chand GOYAL
  • Publication number: 20170187515
    Abstract: The disclosure provides a frequency synthesizer. It includes a PFD that generates an up signal and a down signal in response to a reference signal and a feedback signal. A charge pump generates a control voltage in response to the up signal and the down signal. A low pass filter generates a filtered voltage in response to the control voltage. An oscillator circuit generates an output signal in response to the filtered voltage. A feedback divider is coupled between the oscillator circuit and the PFD, and divides the output signal by a first integer divider to generate the feedback signal. A sigma delta modulator (SDM) generates a second integer divider in response to the feedback signal, the reference signal, the output signal and the first integer divider. A digital filter is coupled between the SDM and the feedback divider, and filters quantization noise associated with the SDM.
    Type: Application
    Filed: December 22, 2016
    Publication date: June 29, 2017
    Inventors: Yogesh Darwhekar, Srikanth Manian, Srinivas Theertham, Jagdish Chand Goyal, Robert Karl Butler
  • Patent number: 9667300
    Abstract: A frequency synthesizer that includes a reference frequency scaler and a phase locked loop (PLL) coupled to the reference frequency scaler. The reference frequency scaler is configured to generate a first reference frequency and a second reference frequency. The PLL is configured to generate a first output frequency based on the first reference frequency during a first timeslot and a second output frequency based on the second reference frequency during a second timeslot. The PLL comprises a loop filter that includes a first switch connected in series to a first capacitor and configured to close during the first timeslot and a second switch connected in series to a second capacitor and configured to open during the first timeslot.
    Type: Grant
    Filed: June 29, 2015
    Date of Patent: May 30, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jagdish Chand Goyal, Krishnaswamy Thiagarajan, Jayawardan Janardhanan, Srikanth Manian
  • Patent number: 9509323
    Abstract: A fractional-N frequency synthesizer that suppresses integer boundary spurs. A frequency synthesizer includes a fractional-N phase locked loop (PLL) and a reference frequency scaler. The reference frequency scaler is coupled to a reference clock input of the PLL, the reference frequency scaler includes a programmable frequency divider, and a programmable frequency multiplier connected in series with the programmable frequency divider. Each of the divider and multiplier is configured to scale a reference frequency provided to the PLL by a programmable integer value.
    Type: Grant
    Filed: May 12, 2015
    Date of Patent: November 29, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Krishnaswamy Thiagarajan, Jagdish Chand Goyal, Srikanth Manian, Debapriya Sahu
  • Patent number: 9503105
    Abstract: Described examples include circuitry and methods to control lock time of a phase lock loop (PLL) or other locking circuit, in which a phase frequency detector (PFD) circuit is switched from a first mode to provide a control input signal to a charge pump as a pulse signal having a pulse width corresponding to a phase difference between a reference clock signal and a feedback clock signal to a second mode to hold the control input signal at a constant value for a predetermined time in response to detected cycle slip conditions to enhance loop filter current during frequency transitions to reduce lock time for the locking circuit.
    Type: Grant
    Filed: September 29, 2015
    Date of Patent: November 22, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Peeyoosh Nitin Mirajkar, Jagdish Chand Goyal, Sankaran Aniruddhan
  • Patent number: 9407249
    Abstract: A circuit for use with PWM signal having first pulse and a second pulse, wherein the first pulse has a period and a first duty cycle, and the second pulse has the period and a second duty cycle. The period has clock information therein, the first duty cycle has first data information therein, and the second duty cycle has second data information therein. The circuit includes a first integrating component and a second integrating component. The first integrating component can generate a first voltage corresponding to the first duty cycle and a second voltage corresponding to the first duty cycle. The second integrating component can generate a third voltage corresponding to the second duty cycle and a fourth voltage corresponding to the second duty cycle.
    Type: Grant
    Filed: June 6, 2014
    Date of Patent: August 2, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sumantra Seth, Uttam Kumar Patro, Jagdish Chand Goyal, Biman Chattopadhyay
  • Patent number: 9407424
    Abstract: A clock and data recovery module (CDR) is configured to perform fast locking using only two samples per each unit interval (UI). Two clock phase signals are selected from a plurality of clock phase signals. A sequence of data bits is sampled at a rate of two times per UI responsive to the two clock phase signals in which a first sample of each UI is designated as an edge sample a second sample is designated as a data sample. Each edge sample is voted as early/late as compared to an associated data transition of the sequence of data bits by comparing each edge sample to a next data sample. The sample clocks are locked such that edge samples occur in proximity to data transitions by iteratively adjusting a phase of the two selected clock phase signals by a variable step size in response to the early/late vote.
    Type: Grant
    Filed: April 9, 2015
    Date of Patent: August 2, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Bharathi Rahuldev Holla, Jagdish Chand Goyal, Biman Chattopadhyay, Sujoy Chakravarty, Sumantra Seth
  • Publication number: 20160112055
    Abstract: Described examples include circuitry and methods to control lock time of a phase lock loop (PLL) or other locking circuit, in which a phase frequency detector (PFD) circuit is switched from a first mode to provide a control input signal to a charge pump as a pulse signal having a pulse width corresponding to a phase difference between a reference clock signal and a feedback clock signal to a second mode to hold the control input signal at a constant value for a predetermined time in response to detected cycle slip conditions to enhance loop filter current during frequency transitions to reduce lock time for the locking circuit.
    Type: Application
    Filed: September 29, 2015
    Publication date: April 21, 2016
    Applicant: Texas Instruments Incorporated
    Inventors: Peeyoosh Nitin Mirajkar, Jagdish Chand Goyal, Sankaran Aniruddhan
  • Publication number: 20150381190
    Abstract: A frequency synthesizer that includes a reference frequency scaler and a phase locked loop (PLL) coupled to the reference frequency scaler. The reference frequency scaler is configured to generate a first reference frequency and a second reference frequency. The PLL is configured to generate a first output frequency based on the first reference frequency during a first timeslot and a second output frequency based on the second reference frequency during a second timeslot. The PLL comprises a loop filter that includes a first switch connected in series to a first capacitor and configured to close during the first timeslot and a second switch connected in series to a second capacitor and configured to open during the first timeslot.
    Type: Application
    Filed: June 29, 2015
    Publication date: December 31, 2015
    Inventors: Jagdish Chand GOYAL, Krishnaswamy THIAGARAJAN, Jayawardan JANARDHANAN, Srikanth MANIAN
  • Publication number: 20150326236
    Abstract: A fractional-N frequency synthesizer that suppresses integer boundary spurs. A frequency synthesizer includes a fractional-N phase locked loop (PLL) and a reference frequency scaler. The reference frequency scaler is coupled to a reference clock input of the PLL, the reference frequency scaler includes a programmable frequency divider, and a programmable frequency multiplier connected in series with the programmable frequency divider. Each of the divider and multiplier is configured to scale a reference frequency provided to the PLL by a programmable integer value.
    Type: Application
    Filed: May 12, 2015
    Publication date: November 12, 2015
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Krishnaswamy THIAGARAJAN, Jagdish Chand GOYAL, Srikanth MANIAN, Debapriya SAHU
  • Publication number: 20140361829
    Abstract: A circuit for use with PWM signal having first pulse and a second pulse, wherein the first pulse has a period and a first duty cycle, and the second pulse has the period and a second duty cycle. The period has clock information therein, the first duty cycle has first data information therein, and the second duty cycle has second data information therein. The circuit includes a first integrating component and a second integrating component. The first integrating component can generate a first voltage corresponding to the first duty cycle and a second voltage corresponding to the first duty cycle. The second integrating component can generate a third voltage corresponding to the second duty cycle and a fourth voltage corresponding to the second duty cycle.
    Type: Application
    Filed: June 6, 2014
    Publication date: December 11, 2014
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sumantra Seth, Utlam Kumar Patro, Jagdish Chand Goyal, 8iman Chattopadhyay
  • Patent number: 8742823
    Abstract: A device includes a sense circuit configured to detect a leakage current from a driver output pad. A current mirror responds to the sense circuit and compensates for the leakage current detected at the driver output pad. A scaled compensation circuit can supply compensation current to the current mirror.
    Type: Grant
    Filed: October 5, 2011
    Date of Patent: June 3, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Sumantra Seth, Jagdish Chand Goyal
  • Publication number: 20130088276
    Abstract: A device includes a sense circuit configured to detect a leakage current from a driver output pad. A current mirror responds to the sense circuit and compensates for the leakage current detected at the driver output pad. A scaled compensation circuit can supply compensation current to the current mirror.
    Type: Application
    Filed: October 5, 2011
    Publication date: April 11, 2013
    Inventors: SUMANTRA SETH, Jagdish Chand Goyal
  • Publication number: 20110164665
    Abstract: In at least some embodiments, an electronic device includes a first data endpoint and differential data transceiver coupled to the first data endpoint. The differential transceiver provides a communication interface between the first data endpoint and a second data endpoint. The differential transceiver compensates for variations in a series impedance and/or a parallel impedance for a differential data line between the differential transceiver and the second data endpoint.
    Type: Application
    Filed: January 7, 2010
    Publication date: July 7, 2011
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Peter CONSIDINE, Oliver DEPUITS, Jagdish Chand GOYAL
  • Patent number: 7965100
    Abstract: In at least some embodiments, an electronic device includes a first data endpoint and differential data transceiver coupled to the first data endpoint. The differential transceiver provides a communication interface between the first data endpoint and a second data endpoint. The differential transceiver compensates for variations in a series impedance and/or a parallel impedance for a differential data line between the differential transceiver and the second data endpoint.
    Type: Grant
    Filed: January 7, 2010
    Date of Patent: June 21, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Peter Considine, Olivier Depuits, Jagdish Chand Goyal