Patents by Inventor Jai Sun Roh

Jai Sun Roh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7316973
    Abstract: The present invention relates to a method for fabricating a semiconductor device capable of preventing bridge formation caused by damages to a capacitor oxide structure including a phosphosilicate glass (PSG) layer and a tetraethylorthosilicate (TEOS) layer during a wet cleaning process. The method includes the steps of: forming a PSG layer on a substrate; forming a capping layer on the PSG layer; forming a TEOS layer on the capping layer; selectively etching the TEOS layer, the capping layer and the PSG layer to form a plurality of openings exposing predetermined portions of the substrate; cleaning the openings; forming a conductive layer on the openings; and removing the conductive layer until the TEOS layer is exposed, so that the conductive layer is isolated for each opening.
    Type: Grant
    Filed: December 3, 2004
    Date of Patent: January 8, 2008
    Assignee: Hynix Semiconductor, Inc.
    Inventor: Jai-Sun Roh
  • Publication number: 20060003582
    Abstract: The present invention relates to a method for fabricating a semiconductor device capable of preventing bridge formation caused by damages to a capacitor oxide structure including a phosphosilicate glass (PSG) layer and a tetraethylorthosilicate (TEOS) layer during a wet cleaning process. The method includes the steps of: forming a PSG layer on a substrate; forming a capping layer on the PSG layer; forming a TEOS layer on the capping layer; selectively etching the TEOS layer, the capping layer and the PSG layer to form a plurality of openings exposing predetermined portions of the substrate; cleaning the openings; forming a conductive layer on the openings; and removing the conductive layer until the TEOS layer is exposed, so that the conductive layer is isolated for each opening.
    Type: Application
    Filed: December 3, 2004
    Publication date: January 5, 2006
    Applicant: Hynix Semiconductor Inc.
    Inventor: Jai-Sun Roh
  • Patent number: 6858544
    Abstract: A method for forming a bit line of a semiconductor device wherein a first opening in an interlayer insulation film is formed in a P+ S/D (source/drain) region, a post etch treatment (PET) for stabilizing the resistance in the P+ S/D opening is performed, followed by the subsequent formation of a second opening in the N+ S/D region, such that any increase of the resistance of the N+ S/D opening by the PET is thereby prevented.
    Type: Grant
    Filed: June 30, 2003
    Date of Patent: February 22, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sung Gon Jin, Jai Sun Roh
  • Publication number: 20040067656
    Abstract: A method for forming a bit line of a semiconductor device wherein a first opening in a P+S/D region, and then forming a second opening in an N+S/D region to prevent increase of the resistance in the N+source/drain (S/D) region opening during a post etch treatment (PET) for stabilizing the resistance in a P+S/D region opening is disclosed.
    Type: Application
    Filed: June 30, 2003
    Publication date: April 8, 2004
    Inventors: Sung Gon Jin, Jai Sun Roh
  • Patent number: 6423610
    Abstract: A method for forming an inner capacitor of a semiconductor device. The method comprises steps of forming an interlayer insulation layer over a semiconductor substrate, wherein a plurality of layers to form semiconductor transistors are formed on the semiconductor substrate; forming a SACVD oxide layer on the interlayer insulation layer; forming contact holes for charge storage electrodes and bit lines by selectively etching the SACVD oxide layer and the interlayer insulation layer; forming contact plugs in the contact holes, thereby forming a resulting structure; forming a SACVD sacrifice oxide layer on the resulting structure; selectively etching the SACVD sacrifice oxide layer and exposing top surfaces of the contact plugs; forming a conducting layer electrically connected to the contact plugs; separating the conducting layer into a plurality of charge storage electrodes; and removing the SACVD sacrifice oxide layer.
    Type: Grant
    Filed: August 13, 2001
    Date of Patent: July 23, 2002
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Jai-Sun Roh
  • Publication number: 20020039827
    Abstract: A method for forming an inner capacitor of a semiconductor device. The method comprises steps of forming an interlayer insulation layer over a semiconductor substrate, wherein a plurality of layers to form semiconductor transistors are formed on the semiconductor substrate; forming a SACVD oxide layer on the interlayer insulation layer; forming contact holes for charge storage electrodes and bit lines by selectively etching the SACVD oxide layer and the interlayer insulation layer; forming contact plugs in the contact holes, thereby forming a resulting structure; forming a SACVD sacrifice oxide layer on the resulting structure; selectively etching the SACVD sacrifice oxide layer and exposing top surfaces of the contact plugs; forming a conducting layer electrically connected to the contact plugs; separating the conducting layer into a plurality of charge storage electrodes; and removing the SACVD sacrifice oxide layer.
    Type: Application
    Filed: August 13, 2001
    Publication date: April 4, 2002
    Inventor: Jai-Sun Roh