Patents by Inventor Jakob Jones

Jakob Jones has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9628095
    Abstract: Methods for designing and developing models for simulating the behavior of clock signals and in particular those generated by phase-locked loop (PLL) circuits are provided. The clock period of a phase-locked loop circuit's variable frequency oscillator signal may be modeled by combining the inverse of the oscillator frequency rounded up to the simulation time scale with the inverse rounded down to the simulation time scale. The variable frequency oscillator signal may further be synchronized with a reference clock signal at a rate determined by the relationship between the reference clock signal and the variable frequency oscillator signal. A parameter may indicate a target range for the deviation between the two signals and a runtime monitor may be used together with the parameter setting to decide whether synchronization is required and make the appropriate adjustments.
    Type: Grant
    Filed: September 5, 2012
    Date of Patent: April 18, 2017
    Assignee: Altera Corporation
    Inventors: Nikolaos Liveris, Kevin W. Mai, Jakob Jones, Yury Markovskiy, Jeffrey Fox
  • Patent number: 9311106
    Abstract: Techniques and mechanisms allow for implementing multiple configuration profiles for dynamic reconfiguration of an Intellectual Property (IP) core. A minimum set of data may be generated, as well as detecting errors between the configuration profiles.
    Type: Grant
    Filed: October 3, 2013
    Date of Patent: April 12, 2016
    Assignee: Altera Corporation
    Inventor: Jakob Jones