Patents by Inventor James Baukus

James Baukus has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070243675
    Abstract: A technique for and structures for camouflaging an integrated circuit structure. A layer of conductive material having a controlled outline is disposed to provide artifact edges of the conductive material that resemble an operable device when in fact the device is not operable.
    Type: Application
    Filed: August 18, 2005
    Publication date: October 18, 2007
    Inventors: Lap-Wai Chow, William Clark, Gavin Harbison, James Baukus
  • Publication number: 20070224750
    Abstract: A technique for and structures for camouflaging an integrated circuit structure. The technique includes the use of a light density dopant (LDD) region of opposite type from the active regions resulting in a transistor that is always off when standard voltages are applied to the device.
    Type: Application
    Filed: February 22, 2007
    Publication date: September 27, 2007
    Inventors: Lap-Wai Chow, William Clark, James Baukus
  • Publication number: 20060157803
    Abstract: A technique for and structures for camouflaging an integrated circuit structure. The integrated circuit structure is formed by a plurality of layers of material having a controlled outline. A layer of conductive material having a controlled outline is disposed among said plurality of layers to provide artifact edges of the conductive material that resemble one type of transistor (operable vs. non-operable), when in fact another type of transistor was used.
    Type: Application
    Filed: March 14, 2006
    Publication date: July 20, 2006
    Inventors: Lap-Wai Chow, William Clark, Gavin Harbison, James Baukus
  • Publication number: 20050230787
    Abstract: A technique for and structures for camouflaging an integrated circuit structure. The technique includes the use of a light density dopant (LDD) region of opposite type from the active regions resulting in a transistor that is always off when standard voltages are applied to the device.
    Type: Application
    Filed: April 19, 2004
    Publication date: October 20, 2005
    Inventors: Lap-Wai Chow, William Clark, James Baukus
  • Publication number: 20050161748
    Abstract: Technique and structures for camouflaging an integrated circuit structure. The integrated circuit structure is formed by a plurality of layers of material having controlled outlines and controlled thicknesses. A layer of dielectric material of a controlled thickness is disposed among said plurality of layers to thereby render the integrated circuit structure intentionally inoperable.
    Type: Application
    Filed: March 23, 2005
    Publication date: July 28, 2005
    Inventors: Lap-Wai Chow, William Clark, James Baukus