Patents by Inventor James C. Werner

James C. Werner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8458581
    Abstract: A system for serially transmitting vital data includes first and second processors to determine first and second data, a serial communication apparatus to input third data and output serial data based upon the third data, and a memory having first and second ports accessible by the first and second processors, a first memory writable by the first processor and readable by the second processor, and a second memory writable by the second processor and readable by the first processor. The first and second processors store the first and second data in the first and second memories, cooperatively agree that the first data corresponds to the second data, and responsively cause the apparatus to employ: one of the first and second data as the third data, or parts of the first and second data as the third data, and output the serial data based upon the third data.
    Type: Grant
    Filed: October 15, 2009
    Date of Patent: June 4, 2013
    Assignee: Ansaldo STS USA, Inc.
    Inventors: William A. Sharp, John E. Lemonovich, James C. Werner, Zhu Ding, Lawrence A. Weber
  • Patent number: 8289734
    Abstract: An output apparatus includes a first source of a first signal having a first state or a different second state; a second source of a second signal having a first state or a different second state; and a circuit structured to output a vital output including a first state when the first state of the first signal corresponds to the first state of the second signal and, otherwise, including a different second state. At least one of the first signal and the second signal is a static signal. The other one of the first signal having the first state and the second signal having the first state is a dynamic signal. When at least one of the first signal has the different second state of the first signal and the second signal has the different second state of the second signal, the vital output includes the different second state.
    Type: Grant
    Filed: October 15, 2009
    Date of Patent: October 16, 2012
    Assignee: Ansaldo STS USA, Inc.
    Inventors: James P. Brown, John E. Lemonovich, James C. Werner, William J. Moltz, Lawrence A. Weber, William A. Sharp
  • Publication number: 20110090714
    Abstract: An output apparatus includes a first source of a first signal having a first state or a different second state; a second source of a second signal having a first state or a different second state; and a circuit structured to output a vital output including a first state when the first state of the first signal corresponds to the first state of the second signal and, otherwise, including a different second state. At least one of the first signal and the second signal is a static signal. The other one of the first signal having the first state and the second signal having the first state is a dynamic signal. When at least one of the first signal has the different second state of the first signal and the second signal has the different second state of the second signal, the vital output includes the different second state.
    Type: Application
    Filed: October 15, 2009
    Publication date: April 21, 2011
    Inventors: JAMES P. BROWN, John E. Lemonovich, James C. Werner, William J. Moltz, Lawrence A. Weber, William A. Sharp
  • Patent number: 7850127
    Abstract: A processor includes a first field programmable gate array (FPGA) having a first central processing unit (CPU) core programmed to perform a first function, and first programmable hardware logics (PHLs) programmed to perform a second function. A second FPGA includes a second CPU core programmed to perform a third function, and second PHLs programmed to perform a fourth function. A communication interface is between the first and second CPU cores. The first and second FPGAs are diverse. A portion of the first function communicates first information from the first CPU core to the second CPU core through the interface. A portion of the third function communicates second information from the second CPU core to the first CPU core through the interface, and, otherwise, the first function is substantially the same as the third function. The second function is substantially the same as the fourth function.
    Type: Grant
    Filed: June 2, 2008
    Date of Patent: December 14, 2010
    Assignee: Ansaldo STS USA, Inc.
    Inventors: John E. Lemonovich, William A. Sharp, James C. Werner, Zhu Ding, Sean P. Berecek
  • Publication number: 20090230255
    Abstract: A processor includes a first field programmable gate array (FPGA) having a first central processing unit (CPU) core programmed to perform a first function, and first programmable hardware logics (PHLs) programmed to perform a second function. A second FPGA includes a second CPU core programmed to perform a third function, and second PHLs programmed to perform a fourth function. A communication interface is between the first and second CPU cores. The first and second FPGAs are diverse. A portion of the first function communicates first information from the first CPU core to the second CPU core through the interface. A portion of the third function communicates second information from the second CPU core to the first CPU core through the interface, and, otherwise, the first function is substantially the same as the third function. The second function is substantially the same as the fourth function.
    Type: Application
    Filed: June 2, 2008
    Publication date: September 17, 2009
    Inventors: John E. Lemonovich, William A. Sharp, James C. Werner, Zhu Ding, Sean P. Berecek
  • Patent number: 7583244
    Abstract: A light emitting diode (LED) circuit includes first and second terminals, a forward circuit including a number of LEDs electrically connected in series, and a forward steering diode electrically connected in series with the LEDs. The series combination of the forward steering diode and the LEDs is electrically connected between the first and second terminals, and is structured to conduct current in a first direction with respect to the first and second terminals in order to illuminate the LEDs. A reverse circuit includes a resistor, and a reverse steering diode electrically connected in series with the resistor. The series combination of the reverse steering diode and the resistor is electrically connected between the first and second terminals, and is structured to conduct current in an opposite second direction with respect to the first and second terminals such that the LEDs are not illuminated. An LED drive circuit is also disclosed.
    Type: Grant
    Filed: May 11, 2006
    Date of Patent: September 1, 2009
    Assignee: Ansaldo STS USA, Inc.
    Inventors: James C. Werner, Lawrence A. Weber