Patents by Inventor James E. Elsner

James E. Elsner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4417392
    Abstract: In a multi-layer ceramic package, a plurality of ceramic lamina each has a conductive pattern, and there is an internal cavity of the package within which is bonded a chip or a plurality of chips interconnected to form a chip array. The chip or chip array is connected through short wire bonds at varying lamina levels to metalized conductive patterns thereon, each lamina level having a particular conductive pattern. The conductive patterns on the respective lamina layers are interconnected either by tunneled through openings filled with metalized material, or by edge formed metalizations so that the conductive patterns ultimately connect to a number of pads at the undersurface of the ceramic package mounted onto a metalized board. There is achieved a high component density; but because connecting wire leads are "staggered" or connected at alternating points with wholly different package levels, it is possible to maintain a 10 mil spacing and 10 mil size of the wire bond lands.
    Type: Grant
    Filed: October 19, 1981
    Date of Patent: November 29, 1983
    Assignee: CTS Corporation
    Inventors: Shawki S. Ibrahim, James E. Elsner
  • Patent number: 4320438
    Abstract: In a multi-layer ceramic package, a plurality of ceramic lamina each has a conductive pattern, and there is an internal cavity of the package within which is bonded a chip or a plurality of chips intereconnected to form a chip array. The chip or chip array is connected through short wire bonds at varying lamina levels to metalized conductive patterns thereon, each lamina level having a particular conductive pattern. The conductive patterns on the respective lamina layers are interconnected either by tunneled through openings filled with metalized material, or by edge formed metalizations so that the conductive patterns ultimately connect to a number of pads at the undersurface of the ceramic package mounted onto a metalized board. There is achieved a high component density; but because connecting wire leads are "staggered" or connected at alternating points with wholly different package levels, it is possible to maintain a 10 mil spacing and 10 mil size of the wire bond lands.
    Type: Grant
    Filed: May 15, 1980
    Date of Patent: March 16, 1982
    Assignee: CTS Corporation
    Inventors: Shawki Ibrahim, James E. Elsner