Patents by Inventor James Fahey, Jr.

James Fahey, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5968196
    Abstract: A boundary scan test circuit (JTAG) interface is used to provide data for a set of configuration latches within a Configuration Register. The Configuration Register is included within the JTAG structure as a Test Data Register (TDR). Each configuration bit within the Configuration Register consists of a Configuration Latch, and each configuration latch has an output used as a configuration control signal within an output logic macrocell. The configuration register's input signal is selectably provided from either a set of serially connected configuration bit non-volatile element sense latches or from the JTAG Test Data In (TDI) data pin for reconfiguration, prototyping, and testing.
    Type: Grant
    Filed: April 21, 1998
    Date of Patent: October 19, 1999
    Assignee: Atmel Corporation
    Inventors: Srinivas Ramamurthy, Neal Berger, James Fahey, Jr., Geoffrey S. Gongwer, William J. Saiki, Eugene Jinglun Tam
  • Patent number: 5848026
    Abstract: Bulk operation logic circuitry for use in carrying out bulk program, erase, verify and margining operations on nonvolatile memory cells of a PLD, FPGA, flash-based microcontroller, EEPROM, flash memory device or other integrated circuit containing such cells includes a flag register for designating one or more selected blocks of cells to which the bulk operation will be limited. The bulk operation circuitry includes a controller, with a state machine and associated control logic, that distributes system clock signals and provides control signals to an instruction register, the flag register, an address register and one or more data registers to control loading of instructions and data into those registers through a serial input. The state machine is responsive to a mode signal for switching it from a normal user state into a bulk operation state.
    Type: Grant
    Filed: December 8, 1997
    Date of Patent: December 8, 1998
    Assignee: Atmel Corporation
    Inventors: Srinivas Ramamurthy, Jinglun Eugene Tam, Geoffrey S. Gongwer, James Fahey, Jr., Neal Berger, William Saiki