Patents by Inventor James J. Brogle

James J. Brogle has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230099042
    Abstract: A semiconductor device has a substrate and a first semiconductor layer with a high resistivity, such as an epitaxial layer with a resistivity in the range of 3000-5000 ohms/cm2, formed over the substrate. A second semiconductor layer is formed at least partially in the first semiconductor layer. A capacitor is formed at least partially over the first semiconductor layer. The capacitor has a plurality of trenches extending through the first semiconductor layer and into the substrate, and a first insulating layer formed in the trench. The trenches can be parallel, serpentine, or other geometric shape. The capacitor also has a second insulating layer formed over the first insulating layer, and a polysilicon layer formed over the second insulating layer. A conductive layer is formed over the capacitor. The first semiconductor layer with high resistivity provides a vertical path to discharge high voltage events incident on the capacitor.
    Type: Application
    Filed: September 30, 2021
    Publication date: March 30, 2023
    Applicant: MACOM Technology Solutions Holdings, Inc.
    Inventors: James J. Brogle, Timothy E. Boles
  • Publication number: 20220262959
    Abstract: Vertical etch heterolithic integrated circuit devices are described. A method of manufacturing NIP diodes is described in one example. A P-type substrate is provided, and an intrinsic layer is formed on the P-type substrate. An oxide layer is formed on the intrinsic layer, and one or more openings are formed in the oxide layer. One or more N-type regions are implanted in the intrinsic layer through the openings in the oxide layer. The N-type regions form cathodes of the NIP diodes. A dielectric layer deposited over the oxide layer is selectively etched away with the oxide layer to expose certain ranges of the intrinsic layer to define a geometry of the NIP diodes. The intrinsic layer and the P-type substrate are vertically etched away within the ranges to expose sidewalls of the intrinsic layer and the P-type substrate. The P-type substrate forms the anodes of the NIP diodes.
    Type: Application
    Filed: May 2, 2022
    Publication date: August 18, 2022
    Inventors: Timothy Edward Boles, James J. Brogle, Margaret Mary Barter, David Hoag, Michael G. Abbott
  • Patent number: 11342469
    Abstract: Vertical etch heterolithic integrated circuit devices are described. A method of manufacturing NIP diodes is described in one example. A P-type substrate is provided, and an intrinsic layer is formed on the P-type substrate. An oxide layer is formed on the intrinsic layer, and one or more openings are formed in the oxide layer. One or more N-type regions are implanted in the intrinsic layer through the openings in the oxide layer. The N-type regions form cathodes of the NIP diodes. A dielectric layer deposited over the oxide layer is selectively etched away with the oxide layer to expose certain ranges of the intrinsic layer to define a geometry of the NIP diodes. The intrinsic layer and the P-type substrate are vertically etched away within the ranges to expose sidewalls of the intrinsic layer and the P-type substrate. The P-type substrate forms the anodes of the NIP diodes.
    Type: Grant
    Filed: July 9, 2018
    Date of Patent: May 24, 2022
    Assignee: MACOM TECHNOLOGY SOLUTIONS HOLDINGS, INC.
    Inventors: Timothy Edward Boles, James J Brogle, Margaret Mary Barter, David Hoag, Michael G Abbott
  • Publication number: 20200013906
    Abstract: Vertical etch heterolithic integrated circuit devices are described. A method of manufacturing NIP diodes is described in one example. A P-type substrate is provided, and an intrinsic layer is formed on the P-type substrate. An oxide layer is formed on the intrinsic layer, and one or more openings are formed in the oxide layer. One or more N-type regions are implanted in the intrinsic layer through the openings in the oxide layer. The N-type regions form cathodes of the NIP diodes. A dielectric layer deposited over the oxide layer is selectively etched away with the oxide layer to expose certain ranges of the intrinsic layer to define a geometry of the NIP diodes. The intrinsic layer and the P-type substrate are vertically etched away within the ranges to expose sidewalls of the intrinsic layer and the P-type substrate. The P-type substrate forms the anodes of the NIP diodes.
    Type: Application
    Filed: July 9, 2018
    Publication date: January 9, 2020
    Inventors: Timothy Edward Boles, James J. Brogle, Margaret Mary Barter, David Hoag, Michael G. Abbott
  • Patent number: 5677562
    Abstract: A semiconductor device, which has a silicon body that includes at least one planar p-n junction that intersects a surface of the body, uses a multilayer arrangement that includes a first layer of thermally grown silicon dioxide, a second layer of Chemical-Vapor-Deposited (CVD) silicon nitride, a third layer of CVD oxygen-rich polysilicon, and a fourth layer of CVD silicon dioxide to passivate the junction. Common metallization contacts both the diffused region of the planar junction and the oxygen-rich polysilicon.
    Type: Grant
    Filed: May 14, 1996
    Date of Patent: October 14, 1997
    Assignee: General Instrument Corporation of Delaware
    Inventors: Michael L. Korwin-Pawlowski, Jean-Michel Guillot, James J. Brogle
  • Patent number: 5610434
    Abstract: Mesa diodes of improved mechanical properties are formed by providing a central depression in the regions of the chip from which the mesa is formed before the diffusion step that forms the rectifying junction in the mesa. In symmetric diodes, symmetric depressions are formed on both the top and bottom surfaces of the chip.
    Type: Grant
    Filed: November 7, 1995
    Date of Patent: March 11, 1997
    Assignee: General Instrument Corporation of Delaware
    Inventors: James J. Brogle, Harold P. Davis, Jean-Michel Guillot, Michael Korwin-Pawlowski