Patents by Inventor James J. Howarth

James J. Howarth has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6578157
    Abstract: A memory module using a plurality of partially defective RDRAM devices in combination to simulate a single, fully operational RDRAM device. Multiple partially defective RDRAM devices are configured to simulate a fully operational RDRAM device by taking advantage of the manner in which defective cells are localized on each RDRAM device.
    Type: Grant
    Filed: March 6, 2000
    Date of Patent: June 10, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Richard R. Weber, Corey L. Larsen, James J. Howarth
  • Publication number: 20030094706
    Abstract: A method and apparatus for aligning a semiconductor device with a corresponding landing site on a carrier substrate. At least two apertures are formed in a semiconductor device, the apertures passing from a first major surface to a second, opposing major surface of the semiconductor device. Corresponding alignment features are provided on the carrier substrate at the landing site to which the semiconductor device is to be mounted. The alignment features are aligned with the corresponding apertures to effect alignment of the semiconductor device. The alignment features may include apertures corresponding in size, shape and arrangement to the semiconductor device apertures. Alignment pins may be placed through the at least two apertures to assist with alignment.
    Type: Application
    Filed: November 13, 2002
    Publication date: May 22, 2003
    Inventor: James J. Howarth
  • Publication number: 20030094707
    Abstract: A method and apparatus for aligning a semiconductor device with a corresponding landing site on a carrier substrate. At least two apertures are formed in a semiconductor device, the apertures passing from a first major surface to a second, opposing major surface of the semiconductor device. Corresponding alignment features are provided on the carrier substrate at the landing site to which the semiconductor device is to be mounted. The alignment features are aligned with the corresponding apertures to effect alignment of the semiconductor device. The alignment features may include apertures corresponding in size, shape and arrangement to the semiconductor device apertures. Alignment pins may be placed through the at least two apertures to assist with alignment.
    Type: Application
    Filed: November 14, 2002
    Publication date: May 22, 2003
    Inventor: James J. Howarth
  • Publication number: 20030042626
    Abstract: A method and apparatus for aligning a semiconductor device with a corresponding landing site on a carrier substrate. At least two apertures are formed in a semiconductor device, the apertures passing from a first major surface to a second, opposing major surface of the semiconductor device. Corresponding alignment features are provided on the carrier substrate at the landing site to which the device is to be mounted. The alignment features are aligned with the corresponding apertures to effect alignment of the device. The alignment features may include apertures corresponding in size, shape and arrangement to the semiconductor device apertures. An alignment pin may be placed through the two sets of apertures and to assist with alignment.
    Type: Application
    Filed: August 30, 2001
    Publication date: March 6, 2003
    Inventor: James J. Howarth