Patents by Inventor James R. Holden

James R. Holden has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4633039
    Abstract: A control circuit, for use in a telephone switching system, which monitors, controls and transfers data to and from memory, input-output devices and external circuits. A pair of microprocessors and associated read-only and random-access memories are operated in a master-slave arrangement. A comparison circuit continuously monitors the integrity of the master microprocessor by comparing the signal on its data, address and control leads with those of a slave microprocessor.
    Type: Grant
    Filed: April 11, 1984
    Date of Patent: December 30, 1986
    Assignee: GTE Communication Systems Corp.
    Inventor: James R. Holden
  • Patent number: 4482948
    Abstract: A bus interchange circuit for use with a microprocessor. Timing, gating, sequencing and storage circuitry provide an interface between a microprocessor and external systems requesting control of the microprocessor's busses.
    Type: Grant
    Filed: December 29, 1980
    Date of Patent: November 13, 1984
    Assignee: GTE Automatic Electric Labs Inc.
    Inventor: James R. Holden
  • Patent number: 4412282
    Abstract: A control circuit, for use in a telephone switching system, which monitors, controls and transfers data to and from memory, input-output devices and external circuits. A microprocessor operates under control of read-only and random-access memories. It communicates with the external telephone system via bus transceivers and a programmable interrupt controller. The integrity of this circuit is monitored by high reliability data and address parity circuits.
    Type: Grant
    Filed: December 29, 1980
    Date of Patent: October 25, 1983
    Assignee: GTE Automatic Electric Labs Inc.
    Inventor: James R. Holden
  • Patent number: 4379993
    Abstract: A monitor circuit, for use in a switching system which detects pulse failures through use of a pair of timing counters. A flip-flop enables and clears each counter alternately in response to detection of the monitored pulse.
    Type: Grant
    Filed: December 29, 1980
    Date of Patent: April 12, 1983
    Assignee: GTE Automatic Electric Labs Inc.
    Inventor: James R. Holden
  • Patent number: 4374361
    Abstract: A monitor circuit, for use in a switching system which detects pulse failures through use of a pair of timing counters. A flip-flop enables and clears such counter alternately in response to detection of the monitored pulse.
    Type: Grant
    Filed: December 29, 1980
    Date of Patent: February 15, 1983
    Assignee: GTE Automatic Electric Labs Inc.
    Inventor: James R. Holden
  • Patent number: 3986170
    Abstract: An expandable modular control system with reduced memory requirements comprising an electronic data processing (EDP) system employing a microprocessor device and having gated program interrupt means. In particular, the expandable modular control system of the present invention comprises a "universal" microprocessor module which can be selectively combined with other separately packaged peripheral support modules to implement any particular control system required. Control point modules comprising a matrix array of flip-flops arranged as a plurality of n-bit words and subject to program control serve as extensions of the memory module to control the states of corresponding points in the system under the control of the modular control system. Sense point modules similarly organized in a matrix array monitor or sense the status of the points in the system under control and provide input data to the microprocessor module.
    Type: Grant
    Filed: May 30, 1974
    Date of Patent: October 12, 1976
    Assignee: GTE Automatic Electric Laboratories Incorporated
    Inventors: John G. Valassis, James R. Holden, Madhukumar A. Mehta
  • Patent number: 3978455
    Abstract: Apparatus for selecting the operational mode of a particular input/output device in an expandable modular electronic data processing system employing microprocessor devices and testing the I/O device without the use of additional input/output addresses. Input/output interface modules associated with corresponding ones of the I/O devices include a plurality of flip-flops having corresponding memory addresses associated therewith for testing and selecting the operational mode of the I/O device in accordance with the contents of the flip-flops.
    Type: Grant
    Filed: September 9, 1974
    Date of Patent: August 31, 1976
    Assignee: GTE Automatic Electric Laboratories Incorporated
    Inventors: John G. Valassis, James R. Holden
  • Patent number: 3959775
    Abstract: A bus assigner in an electronic data processing system for selectively assigning access to a system bus to one of a plurality of microprocessors comprising a multiprocessing system. In an embodiment of the present invention, logic circuitry is provided for assigning a priority of operation to each of the microprocessors, each microprocessor having a different assigned priority. The bus assigner selectively assigns access to the sysstem bus to the microprocessor having the highest priority whenever one or more of the microprocessors requests access to the system bus. In an alternative embodiment, the bus assigner sequentially scans the microprocessors for requests for access to the system bus and assigns access to the system bus in the order in which the requests are received by the bus assigner as it scans the microprocessors.
    Type: Grant
    Filed: August 5, 1974
    Date of Patent: May 25, 1976
    Assignee: GTE Automatic Electric Laboratories Incorporated
    Inventors: John G. Valassis, James R. Holden