Patents by Inventor James T. Moyer

James T. Moyer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5559972
    Abstract: In a data processing system in which an extender unit interconnects the parallel bus of a control unit and a serial link of an extender channel, the channel and the extender unit send and receive serial frames that permit the extender unit to operate under the protocol of the parallel bus with either byte mode devices or non-byte mode devices. The control unit can be modified to operate with a byte mode device in data streaming, a high speed data transfer mode.
    Type: Grant
    Filed: November 24, 1992
    Date of Patent: September 24, 1996
    Assignee: International Business Machines Corporation
    Inventors: Maurice E. Carey, Gerald H. Miracle, James T. Moyer, Richard A. Neuner
  • Patent number: 5097410
    Abstract: A system structured to transfer control information between an IFA (I/O interface adapter) and an I/O processor, and I/O data between an IFA and a CDB (channel data buffer) has separate interfaces for these transfers. The control interface includes a multi-mode, bidirectional control data bus, a control mode bus for establishing the mode of the bus, and a check interface on which the IFA provides error information. The data interface includes a multi-mode, bidirectional data transfer bus, respective SYNC and ACCEPT lines for transferring time-phased control signals to establish the mode of the data transfer bus, and a parity line to indicate to the IFA the parity of the SYNC and ACCEPT lines.
    Type: Grant
    Filed: December 30, 1988
    Date of Patent: March 17, 1992
    Assignee: International Business Machines Corporation
    Inventors: Richard L. Hester, Stefan P. Jackowski, Peter N. James, James T. Moyer, Robert G. Rush, Gregory S. Ulsh, Mark J. Wolski
  • Patent number: 5003465
    Abstract: In a computer system, a plurality of input/output processors (IOP's) are connected via an asynchronous input/output bus, called an "SPD" bus, to one side of an input/output interface controller (IOIC). The other side of the IOIC is connected to a storage controller (SC) via a synchronous bus called an "adapter" bus. The SC is connected to a common system memory and possibly also to an instruction processing unit. The IOIC comprises at least one shared DMA facility for executing DMA read/write storage operations requested by the IOP's via the SPD bus. Each shared DMA facility includes a buffer for holding control information and data to be transmitted between the SC and one of the IOP's. This enables the SPD bus to be released for utilization by otehr IOP's connected thereto during periods of "storage latency" that occur after a DMA storage operation has been initiated by one IOP.
    Type: Grant
    Filed: June 27, 1988
    Date of Patent: March 26, 1991
    Assignee: International Business Machines Corp.
    Inventors: Douglas R. Chisholm, Robert G. Iseminger, Richard A. Kelley, Wan L. Leung, James T. Moyer, Mark C. Snedaker
  • Patent number: 4580265
    Abstract: A failure detection apparatus detects the existence of an abnormal circuit condition in a circuit which causes a subsequently transmitted data byte to be transmitted from one integrated circuit to another integrated circuit out of sequence relative to a previously transmitted data byte. Even and odd data bytes are received by the first integrated circuit with odd parity. However, the even data byte is transmitted from the first integrated circuit to the second integrated circuit, along existing interface lines extending between the integrated circuits, with odd parity. The parity bit of the odd data byte is inverted, the odd data byte being transmitted along the existing interface lines with even parity.
    Type: Grant
    Filed: June 30, 1983
    Date of Patent: April 1, 1986
    Assignee: International Business Machines Corporation
    Inventors: David N. Gooding, Stefan P. Jackowski, James T. Moyer, James W. Plant, III
  • Patent number: 4561094
    Abstract: Interface lines interconnect a first circuit to a second circuit. When an abnormal circuit condition affects the interface lines, such as an open circuit or a short circuit condition, the operation of the first and second circuit is detrimentally affected. This invention determines the existence of abnormal circuit conditions in one or more lines of a group of interface lines without using redundant duplex lines. The interface lines are subdivided into a first group, which are used when the apparatus of the present invention is being used to locate abnormal circuit conditions, and a second group, which are not used when the apparatus of the present invention is being used to locate abnormal circuit conditions. Each line of the first group is connected, at its input side, to a corresponding input terminal of a first exclusive-or gate and, at its output side, to a corresponding input terminal of a second exclusive-or gate.
    Type: Grant
    Filed: June 29, 1983
    Date of Patent: December 24, 1985
    Assignee: International Business Machines Corporation
    Inventors: Stefan P. Jackowski, James T. Moyer
  • Patent number: 4131940
    Abstract: Channel data buffer apparatus for buffering data being transferred between an input/output channel unit and a main storage unit in a digital data processing system. In the disclosed embodiment, data is generally transferred between the channel unit and the data buffer (a "channel/buffer" transfer) in two-byte segments and between the main storage unit and the data buffer (a "storage/buffer" transfer) in eight-byte segments. The data buffer is comprised of eight column-forming byte-wide multirow storage arrays each having its own address mechanism for accessing any desired row therein. Corresponding rows in the different storage arrays provide the corresponding eight-byte rows for the data buffer as a whole.
    Type: Grant
    Filed: July 25, 1977
    Date of Patent: December 26, 1978
    Assignee: International Business Machines Corporation
    Inventor: James T. Moyer