Patents by Inventor James Wozniak

James Wozniak has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10377420
    Abstract: An off-center impact reinforcement structure includes a push arm proximate rearward of a front portion of the vehicle frame. The push arm extends in a forward and laterally outboard direction from a front side member. A rear surface of the push arm is located below the first side member. During an initial stage of an off-center impact event in which a stationary barrier directly impacts a front surface of the push arm, impacting forces from the off-center impact event move the rear surface of the push arm into contact with brackets that extend downward from the front side member and transfer through the push arm to brackets and to the vehicle frame. In a second stage, a rear surface of the push arm contacts the vehicle frame as the push arm pivots with the front surface of the push arm moving in a laterally outboard direction.
    Type: Grant
    Filed: March 8, 2018
    Date of Patent: August 13, 2019
    Assignee: Nissan North America, Inc.
    Inventors: Kazunori Iimi, Takemi Nishikawa, Takao Tani, Hideo Aimoto, Naoki Kamizawa, Christopher Robert Hartley, Patrick Dean Grattan, Joseph Bruno Buratto, Perry McConnell, David James Wozniak, Michael James McGory, Gunnar Mason, Matthew Michael Gapinski
  • Patent number: 10086875
    Abstract: A vehicle structure includes a frame and a push arm. The push arm is coupled to a first side member of the frame proximate an intersection of the first side member and a first cross-member. The push arm has a main body, a rear surface, and a front surface. The rear surface faces and is adjacent to the intersection. The main body extends forward and laterally in an outboard direction from the rear surface such that the front surface of the push arm is located laterally outboard of and spaced apart from a front end of the first side member of the frame. The front surface has a first section and a second section both facing forward relative to the frame. The second section is angularly offset from the first section such that the second section and the first section define an obtuse angle therebetween.
    Type: Grant
    Filed: October 31, 2016
    Date of Patent: October 2, 2018
    Assignee: Nissan North America, Inc.
    Inventors: Takemi Nishikawa, Kazunori Iimi, Takao Tani, Hideo Aimoto, Naoki Kamizawa, Christopher Robert Hartley, Patrick Dean Grattan, Perry Bruno McConnell, David James Wozniak, Michael James McGory
  • Publication number: 20180194403
    Abstract: An off-center impact reinforcement structure includes a push arm proximate rearward of a front portion of the vehicle frame. The push arm extends in a forward and laterally outboard direction from a front side member. A rear surface of the push arm is located below the first side member. During an initial stage of an off-center impact event in which a stationary barrier directly impacts a front surface of the push arm, impacting forces from the off-center impact event move the rear surface of the push arm into contact with brackets that extend downward from the front side member and transfer through the push arm to brackets and to the vehicle frame. In a second stage, a rear surface of the push arm contacts the vehicle frame as the push arm pivots with the front surface of the push arm moving in a laterally outboard direction.
    Type: Application
    Filed: March 8, 2018
    Publication date: July 12, 2018
    Inventors: Kazunori IIMI, Takemi NISHIKAWA, Takao TANI, Hideo AIMOTO, Naoki KAMIZAWA, Christopher Robert HARTLEY, Patrick Dean GRATTAN, Joseph Bruno BURATTO, Perry MCCONNELL, David James WOZNIAK, Michael James MCGORY, Gunnar MASON, Matthew Michael GAPINSKI
  • Publication number: 20180118272
    Abstract: A vehicle structure includes a frame and a push arm. The push arm is coupled to a first side member of the frame proximate an intersection of the first side member and a first cross-member. The push arm has a main body, a rear surface, and a front surface. The rear surface faces and is adjacent to the intersection. The main body extends forward and laterally in an outboard direction from the rear surface such that the front surface of the push arm is located laterally outboard of and spaced apart from a front end of the first side member of the frame. The front surface has a first section and a second section both facing forward relative to the frame. The second section is angularly offset from the first section such that the second section and the first section define an obtuse angle therebetween.
    Type: Application
    Filed: October 31, 2016
    Publication date: May 3, 2018
    Inventors: Takemi NISHIKAWA, Kazunori IIMI, Takao TANI, Hideo AIMOTO, Naoki KAMIZAWA, Christopher Robert HARTLEY, Patrick Dean GRATTAN, Perry Bruno MCCONNELL, David James WOZNIAK, Michael James MCGORY
  • Publication number: 20180118267
    Abstract: An off-center impact reinforcement structure includes a push arm and a first diagonals structure installed to elements of a frame of a vehicle structure. The push arm is coupled to the frame proximate an intersection of a first side member and a first cross-member and extends in a forward and laterally outboard direction from the intersection. The first diagonal structure extends rearward and laterally inboard from proximate the intersection toward a section of a second side member rearward of the first cross-member. The off-center impact reinforcement structure is configured such that during an off-center impact event in which a stationary barrier impacts against a front surface of the push arm during forward movement of the vehicle frame, impacting forces from the impact event are transferred through the push arm to the vehicle frame at the intersection and from the intersection to the first diagonal structure.
    Type: Application
    Filed: October 31, 2016
    Publication date: May 3, 2018
    Inventors: Kazunori IIMI, Takemi NISHIKAWA, Takao TANI, Hideo AIMOTO, Naoki KAMIZAWA, Christopher Robert HARTLEY, Patrick Dean GRATTAN, Joseph Bruno BURATTO, Perry MCCONNELL, David James WOZNIAK, Michael James MCGORY, Gunnar MASON, Matthew Michael GAPINSKI
  • Patent number: 9956992
    Abstract: An off-center impact reinforcement structure includes a push arm and a first diagonals structure installed to elements of a frame of a vehicle structure. The push arm is coupled to the frame proximate an intersection of a first side member and a first cross-member and extends in a forward and laterally outboard direction from the intersection. The first diagonal structure extends rearward and laterally inboard from proximate the intersection toward a section of a second side member rearward of the first cross-member. The off-center impact reinforcement structure is configured such that during an off-center impact event in which a stationary barrier impacts against a front surface of the push arm during forward movement of the vehicle frame, impacting forces from the impact event are transferred through the push arm to the vehicle frame at the intersection and from the intersection to the first diagonal structure.
    Type: Grant
    Filed: October 31, 2016
    Date of Patent: May 1, 2018
    Assignee: Nissan North America, Inc.
    Inventors: Kazunori Iimi, Takemi Nishikawa, Takao Tani, Hideo Aimoto, Naoki Kamizawa, Christopher Robert Hartley, Patrick Dean Grattan, Joseph Bruno Buratto, Perry McConnell, David James Wozniak, Michael James McGory, Gunnar Mason, Matthew Michael Gapinski
  • Patent number: 8462562
    Abstract: A memory device comprises a memory block, a power gating transistor, and control circuitry. The memory block includes at least one memory cell comprising a storage element electrically connected to a source potential line, a drive strength of the storage element being a function of a voltage level on the source potential line. The power gating transistor, in turn, is connected between the source potential line and a voltage source. The control circuitry is operative to configure the power gating transistor to electrically connect the source potential line to the voltage source while the memory block is in a first mode, and to clamp the source potential line at a voltage different from that of the voltage source when the memory block is in a second mode.
    Type: Grant
    Filed: November 18, 2011
    Date of Patent: June 11, 2013
    Assignee: LSI Corporation
    Inventors: Ankur Goel, Donald Albert Evans, Dennis Edward Dudeck, Richard John Stephani, Ronald James Wozniak, Dharmendra Kumar Rai, Rasoju Veerabadra Chary, Jeffrey Charles Herbert
  • Publication number: 20130128676
    Abstract: A memory device comprises a memory block, a power gating transistor, and control circuitry. The memory block includes at least one memory cell comprising a storage element electrically connected to a source potential line, a drive strength of the storage element being a function of a voltage level on the source potential line. The power gating transistor, in turn, is connected between the source potential line and a voltage source. The control circuitry is operative to configure the power gating transistor to electrically connect the source potential line to the voltage source while the memory block is in a first mode, and to clamp the source potential line at a voltage different from that of the voltage source when the memory block is in a second mode.
    Type: Application
    Filed: November 18, 2011
    Publication date: May 23, 2013
    Applicant: LSI CORPORATION
    Inventors: Ankur Goel, Donald Albert Evans, Dennis Edward Dudeck, Richard John Stephani, Ronald James Wozniak, Dharmendra Kumar Rai, Rasoju Veerabadra Chary, Jeffrey Charles Herbert
  • Patent number: 8365044
    Abstract: A memory device comprises a memory array and error correction circuitry coupled to the memory array. The error correction circuitry is configured to identify, in a data word retrieved from the memory array, at least one bit position corresponding to a predetermined defect location in the memory array, and to generate a corrected data word by automatically inverting a logic value at the identified bit position. This automatic logic inversion approach is particularly well suited for use in correcting output data errors associated with via defects and weak bit defects in high-density ROM devices.
    Type: Grant
    Filed: April 23, 2007
    Date of Patent: January 29, 2013
    Assignee: Agere Systems Inc.
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Patent number: 8284622
    Abstract: A memory device comprises a memory array and a phase distribution circuit coupled to the memory array. In one aspect, the phase distribution circuit is operative to control respective durations of a precharge phase and an active phase of a memory cycle of the memory array based on relative transistor characteristics of a tracked precharge transistor of a first conductivity type and a tracked memory cell transistor of a second conductivity type different than the first conductivity type. For example, the phase distribution circuit may comprise a first tracking transistor of the first conductivity type for tracking the precharge transistor of the first conductivity type and a second tracking transistor of the second conductivity type for tracking the memory cell transistor of the second conductivity type. The relative transistor characteristics may comprise relative strengths of the tracked precharge and memory cell transistors.
    Type: Grant
    Filed: September 29, 2010
    Date of Patent: October 9, 2012
    Assignee: LSI Corporation
    Inventors: Donald Albert Evans, Richard J. McPartland, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Publication number: 20120075946
    Abstract: A memory device comprises a memory array and a phase distribution circuit coupled to the memory array. In one aspect, the phase distribution circuit is operative to control respective durations of a precharge phase and an active phase of a memory cycle of the memory array based on relative transistor characteristics of a tracked precharge transistor of a first conductivity type and a tracked memory cell transistor of a second conductivity type different than the first conductivity type. For example, the phase distribution circuit may comprise a first tracking transistor of the first conductivity type for tracking the precharge transistor of the first conductivity type and a second tracking transistor of the second conductivity type for tracking the memory cell transistor of the second conductivity type. The relative transistor characteristics may comprise relative strengths of the tracked precharge and memory cell transistors.
    Type: Application
    Filed: September 29, 2010
    Publication date: March 29, 2012
    Inventors: Donald Albert Evans, Richard J. McPartland, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Patent number: 8125842
    Abstract: A memory circuit includes a plurality of memory cells and a plurality of bit lines and row lines connected to the memory cells for accessing selected memory cells. The memory circuit includes a programmable voltage source adapted for connection to at least one bit line and operative to precharge the bit line to a prescribed voltage level prior to accessing a selected one of the memory cells coupled to the bit line. A control circuit coupled to the bit line is operative to oppose discharge of the bit line during at least a portion of a given memory read cycle. A tracking circuit connected to the control circuit is operative to control a delay in activation of the control circuit and/or a duration of time the control circuit is active as a function of a parameter affecting signal development time of a data signal on the bit line.
    Type: Grant
    Filed: March 31, 2009
    Date of Patent: February 28, 2012
    Assignee: Agere Systems Inc.
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Patent number: 7933155
    Abstract: A memory device comprises a memory array, at least one buffer coupled to the memory array, and test circuitry coupled to the buffer. The buffer comprises switching circuitry configured to multiplex first and second inputs of the buffer to a given output of the buffer based at least in part on a control signal generated by the test circuitry. The control signal is generated as a function of both a test signal indicative of a test mode of operation of the memory device and a power-down signal indicative of a power-down mode of operation of the memory device. The buffer further comprises current reduction circuitry responsive to the control signal for reducing an amount of current consumed by the buffer in the power-down mode of operation. The buffer may comprise an input data buffer or an address buffer of the memory device.
    Type: Grant
    Filed: August 13, 2007
    Date of Patent: April 26, 2011
    Assignee: Agere Systems Inc.
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Patent number: 7898887
    Abstract: A sense amplifier includes a first sensing element and a second sensing element redundant to the first sensing element. The sense amplifier further comprises a switch circuit configured to switch between the first and second sensing elements when an offset of the sense amplifier is greater than a prescribed amount.
    Type: Grant
    Filed: August 29, 2007
    Date of Patent: March 1, 2011
    Assignee: Agere Systems Inc.
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Patent number: 7848172
    Abstract: A memory circuit having reduced power consumption includes a plurality of memory sub-arrays and a shared circuit coupled to each of the memory sub-arrays. Each memory sub-array includes at least one row circuit, at least one column circuit, and a plurality of memory cells operatively coupled to the row and column circuits. The row and column circuits are operative to provide selective access to one or more of the memory cells. The shared circuit includes circuitry, external to the memory sub-arrays, which is operative to control one or more functions of the memory sub-arrays as a function of at least one control signal supplied to the memory circuit. The memory circuit is operative, with at least one of the memory sub-arrays operative, with one or more of the memory sub-arrays powered and concurrently with one or more of the memory sub-arrays unpowered.
    Type: Grant
    Filed: November 24, 2008
    Date of Patent: December 7, 2010
    Assignee: Agere Systems Inc.
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Patent number: 7826301
    Abstract: A word line driver circuit for use in a memory array including multiple memory cells and multiple word lines coupled to the memory cells for selectively accessing the memory cells includes a driver adapted to generate a word line signal as a function of a first set of address signals received by the word line driver circuit. The circuit further includes a switching circuit having a plurality of output nodes, the output nodes connected to respective ones of the plurality of word lines, and having an input node connected to an output of the driver and adapted to receive the word line signal. The switching circuit is operative to direct the word line signal to a selected one of the word lines during a memory access as a function of at least one control signal. Between a given pair of memory accesses, the output nodes and the input node of the switching circuit are held to a same prescribed voltage level to thereby substantially eliminate a leakage current path in the switching circuit.
    Type: Grant
    Filed: August 28, 2007
    Date of Patent: November 2, 2010
    Assignee: Agere Systems Inc.
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Publication number: 20100246293
    Abstract: A memory circuit includes a plurality of memory cells and a plurality of bit lines and row lines connected to the memory cells for accessing selected memory cells. The memory circuit includes a programmable voltage source adapted for connection to at least one bit line and operative to precharge the bit line to a prescribed voltage level prior to accessing a selected one of the memory cells coupled to the bit line. A control circuit coupled to the bit line is operative to oppose discharge of the bit line during at least a portion of a given memory read cycle. A tracking circuit connected to the control circuit is operative to control a delay in activation of the control circuit and/or a duration of time the control circuit is active as a function of a parameter affecting signal development time of a data signal on the bit line.
    Type: Application
    Filed: March 31, 2009
    Publication date: September 30, 2010
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Publication number: 20100220534
    Abstract: A memory device comprises a memory array, at least one buffer coupled to the memory array, and test circuitry coupled to the buffer. The buffer comprises switching circuitry configured to multiplex first and second inputs of the buffer to a given output of the buffer based at least in part on a control signal generated by the test circuitry. The control signal is generated as a function of both a test signal indicative of a test mode of operation of the memory device and a power-down signal indicative of a power-down mode of operation of the memory device. The buffer further comprises current reduction circuitry responsive to the control signal for reducing an amount of current consumed by the buffer in the power-down mode of operation. The buffer may comprise an input data buffer or an address buffer of the memory device.
    Type: Application
    Filed: August 13, 2007
    Publication date: September 2, 2010
    Applicant: AGERE SYSTEMS INC.
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Publication number: 20100165778
    Abstract: A word line driver circuit for use in a memory array including multiple memory cells and multiple word lines coupled to the memory cells for selectively accessing the memory cells includes a driver adapted to generate a word line signal as a function of a first set of address signals received by the word line driver circuit. The circuit further includes a switching circuit having a plurality of output nodes, the output nodes connected to respective ones of the plurality of word lines, and having an input node connected to an output of the driver and adapted to receive the word line signal. The switching circuit is operative to direct the word line signal to a selected one of the word lines during a memory access as a function of at least one control signal. Between a given pair of memory accesses, the output nodes and the input node of the switching circuit are held to a same prescribed voltage level to thereby substantially eliminate a leakage current path in the switching circuit.
    Type: Application
    Filed: August 28, 2007
    Publication date: July 1, 2010
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak
  • Publication number: 20100157707
    Abstract: A sense amplifier includes a first sensing element and a second sensing element redundant to the first sensing element. The sense amplifier further comprises a switch circuit configured to switch between the first and second sensing elements when an offset of the sense amplifier is greater than a prescribed amount.
    Type: Application
    Filed: August 29, 2007
    Publication date: June 24, 2010
    Inventors: Dennis E. Dudeck, Donald Albert Evans, Hai Quang Pham, Wayne E. Werner, Ronald James Wozniak