Patents by Inventor Jason Frankel

Jason Frankel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7817601
    Abstract: By modifying the communication endpoints to be presence aware and connecting them to a presence network, communication connections can be created wherein networks are added, or dropped, from the connection in order to keep the connection seamless from the perspective of the parties to the communication session. In one embodiment, an initiating user initiates a communication session on a first network (for example, a cellular network) to a target user served by a second network. During the communication session, the initiating user moves from his/her car to a landline and the communication session is transferred to a plain old telephone system (POTS) network. In one embodiment, on the target user's communication device an avatar representing the initiating user is updated to reflect that a landline network has been substituted for the cellular network.
    Type: Grant
    Filed: November 17, 2006
    Date of Patent: October 19, 2010
    Assignee: Coversant Corporation
    Inventors: Jason A. Frankel, John David Conley, Christopher Lee Mullins
  • Publication number: 20080000988
    Abstract: A tamper resistant, integrated circuit (IC) module includes a ceramic-based chip carrier, one or more integrated circuit chips attached to the chip carrier, and a cap structure attached to the chip carrier, covering the one or more integrated circuit chips. A conductive grid structure is formed in the chip carrier and cap structure, the conductive structure having a plurality of meandering lines disposed in an x-direction, a y-direction, and a z-direction. The conductive grid structure is configured so as to detect an attempt to penetrate the IC module.
    Type: Application
    Filed: June 26, 2007
    Publication date: January 3, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Mukta Farooq, Benjamin Fasano, Jason Frankel, Harvey Hamel, Suresh Kadakia, David Long, Frank Pompeo, Sudipta Ray
  • Publication number: 20070080436
    Abstract: A system and method for reducing noise in a multi-layer ceramic package are provided. With the system and method, additional shielding wires are inserted into the reference planes wherever there are no signal vias present. These additional lines in the reference planes force stronger signal interaction with the reference (vdd/gnd) thereby reducing the interaction between the signals in the signal layers. As a result, the noise present in the signals of the signal layers is reduced.
    Type: Application
    Filed: October 4, 2006
    Publication date: April 12, 2007
    Inventors: Sungjun Chun, Jason Frankel, Anand Haridass, Erich Klink, Brian Singletary
  • Publication number: 20060231633
    Abstract: A tamper resistant, integrated circuit (IC) module includes a ceramic-based chip carrier, one or more integrated circuit chips attached to the chip carrier, and a cap structure attached to the chip carrier, covering the one or more integrated circuit chips. A conductive grid structure is formed in the chip carrier and cap structure, the conductive structure having a plurality of meandering lines disposed in an x-direction, a y-direction, and a z-direction. The conductive grid structure is configured so as to detect an attempt to penetrate the IC module.
    Type: Application
    Filed: April 14, 2005
    Publication date: October 19, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Mukta Farooq, Benjamin Fasano, Jason Frankel, Harvey Hamel, Suresh Kadakia, David Long, Frank Pompeo, Sudipta Ray
  • Publication number: 20060214190
    Abstract: A system and method for reducing noise in a multi-layer ceramic package are provided. With the system and method, additional shielding wires are inserted into the reference planes wherever there are no signal vias present. These additional lines in the reference planes force stronger signal interaction with the reference (vdd/gnd) thereby reducing the interaction between the signals in the signal layers. As a result, the noise present in the signals of the signal layers is reduced.
    Type: Application
    Filed: March 22, 2005
    Publication date: September 28, 2006
    Inventors: Sungjun Chun, Jason Frankel, Anand Haridass, Erich Klink, Brian Singletary
  • Publication number: 20050278674
    Abstract: A structure for a system of chip packages includes a master substrate and at least one subset substrate of the master substrate. The subset substrate includes a portion of the master substrate that has an identical pin out pattern as the portion of the master substrate. The subset substrate has identical internal net lists as the portion of the master substrate. The subset substrate is adapted to accommodate a smaller chip than the master substrate. The master substrate is the largest substrate in the system. The invention also prepares a system of chip packages. The invention selects a master substrate and then selects a subset substrate of the master substrate.
    Type: Application
    Filed: June 17, 2005
    Publication date: December 15, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Harsaran Bhatia, Marie Cole, Michael Cranmer, Jason Frankel, Eric Kline, Kenneth Papae, Paul Walling
  • Patent number: 6974722
    Abstract: A jogging structure for translating wiring connections from points in a first grid to corresponding points in a second grid in a chip carrier module is disclosed. In an exemplary embodiment, the structure includes a first translation layer, coupled to the first grid, the first translation layer translating the first grid in an x-axis direction. A second translation layer is coupled to the first translation layer, the second translation layer for translating said wiring connections from the first grid in a y-axis direction, the y-axis direction being orthogonal to the x-axis direction. The second translation layer is further coupled to the second grid.
    Type: Grant
    Filed: April 7, 2004
    Date of Patent: December 13, 2005
    Assignee: International Business Machines Corporation
    Inventors: Glenn G. Daves, Jason Frankel, William F. Shutler, Anthony Wayne Sigler, Herbert I. Stoller, John Vetrero, Cathy Ann Zadany
  • Publication number: 20050055660
    Abstract: A method, system and program product implementing storage of a (power or ground) mesh plane file using a multiple line shape, possibly with the storage of lines also, to reduce file size. In addition, the invention implements an activate-substantial-portion-and-remove technique to generate mesh planes rather than the conventional additive approach, which improves the speed of designing the IC carriers. A resulting mesh plane design file may be as much as half the size of a file generated using the conventional line-by-line and storage approaches.
    Type: Application
    Filed: September 9, 2003
    Publication date: March 10, 2005
    Inventors: Alice Donaldson, Jason Frankel, John Ludwig, Kenneth Papae, Rafael Perez-Acevedo, C. Ryan, Paul Walling
  • Publication number: 20040188823
    Abstract: A jogging structure for translating wiring connections from points in a first grid to corresponding points in a second grid in a chip carrier module is disclosed. In an exemplary embodiment, the structure includes a first translation layer, coupled to the first grid, the first translation layer translating the first grid in an x-axis direction. A second translation layer is coupled to the first translation layer, the second translation layer for translating said wiring connections from the first grid in a y-axis direction, the y-axis direction being orthogonal to the x-axis direction. The second translation layer is further coupled to the second grid.
    Type: Application
    Filed: April 7, 2004
    Publication date: September 30, 2004
    Applicant: International Business Machines Corporation
    Inventors: Glenn G. Daves, Jason Frankel, William F. Shutler, Anthony Wayne Sigler, Herbert I. Stoller, John Vetrero, Cathy Ann Zadany
  • Patent number: 6762489
    Abstract: A jogging structure for translating wiring connections from points in a first grid to corresponding points in a second grid in a chip carrier module is disclosed. In an exemplary embodiment, the structure includes a first translation layer, coupled to the first grid, the first translation layer translating the first grid in an x-axis direction. A second translation layer is coupled to the first translation layer, the second translation layer for translating said wiring connections from the first grid in a y-axis direction, the y-axis direction being orthogonal to the x-axis direction. The second translation layer is further coupled to the second grid.
    Type: Grant
    Filed: November 20, 2001
    Date of Patent: July 13, 2004
    Assignee: International Business Machines Corporation
    Inventors: Glenn G. Daves, Jason Frankel, William F. Shutler, Anthony Wayne Sigler, Herbert I. Stoller, John Vetrero, Cathy Ann Zadany
  • Publication number: 20030094687
    Abstract: A jogging structure for translating wiring connections from points in a first grid to corresponding points in a second grid in a chip carrier module is disclosed. In an exemplary embodiment, the structure includes a first translation layer, coupled to the first grid, the first translation layer translating the first grid in an x-axis direction. A second translation layer is coupled to the first translation layer, the second translation layer for translating said wiring connections from the first grid in a y-axis direction, the y-axis direction being orthogonal to the x-axis direction. The second translation layer is further coupled to the second grid.
    Type: Application
    Filed: November 20, 2001
    Publication date: May 22, 2003
    Inventors: Glenn G. Daves, Jason Frankel, William F. Shutler, Anthony Wayne Sigler, Herbert I. Stoller, John Vetrero, Cathy Ann Zadany