Patents by Inventor Jason Henning

Jason Henning has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9385182
    Abstract: An electronic device includes a semiconductor layer, a primary junction in the semiconductor layer, a lightly doped region surrounding the primary junction and a junction termination structure in the lightly doped region adjacent the primary junction. The junction termination structure has an upper boundary, a side boundary, and a corner between the upper boundary and the side boundary, and the lightly doped region extends in a first direction away from the primary junction and normal to a point on the upper boundary by a first distance that is smaller than a second distance by which the lightly doped region extends in a second direction away from the primary junction and normal to a point on the corner. At least one floating guard ring segment may be provided in the semiconductor layer outside the corner of the junction termination structure. Related methods are also disclosed.
    Type: Grant
    Filed: July 8, 2014
    Date of Patent: July 5, 2016
    Assignee: Cree, Inc.
    Inventors: Jason Henning, Qingchun Zhang, Sei-Hyung Ryu
  • Patent number: 9318623
    Abstract: An electronic device includes a drift region, a Schottky contact on a surface of the drift region, and an edge termination structure in the drift region adjacent the Schottky contact. The edge termination structure includes a recessed region that is recessed from the surface of the drift region by a distance d that may be about 0.5 microns.
    Type: Grant
    Filed: April 5, 2011
    Date of Patent: April 19, 2016
    Assignee: Cree, Inc.
    Inventors: Qingchun Zhang, Jason Henning
  • Patent number: 9246020
    Abstract: An electronic device includes a drift region, a Schottky contact on a surface of the drift region, and an edge termination structure in the drift region adjacent the Schottky contact. The edge termination structure includes a recessed region that is recessed from the surface of the drift region by a distance d that may be about 0.5 microns.
    Type: Grant
    Filed: April 5, 2011
    Date of Patent: January 26, 2016
    Assignee: Cree, Inc.
    Inventors: Qingchun Zhang, Jason Henning
  • Patent number: 9240476
    Abstract: A method of forming a transistor device includes providing a drift layer having a first conductivity type and an upper surface, forming first regions in the drift layer and adjacent the upper surface, the first regions having a second conductivity type that is opposite the first conductivity type and being spaced apart from one another, forming a body layer on the drift layer including the source regions, forming spaced apart source regions in the body layer above respective ones of the first regions, forming a vertical conduction region in the body layer between the source regions, the vertical conduction region having the first conductivity type and defining channel regions in the body layer between the vertical conduction region and respective ones of the source regions, forming a gate insulator on the body layer, and forming a gate contact on the gate insulator.
    Type: Grant
    Filed: March 13, 2013
    Date of Patent: January 19, 2016
    Assignee: Cree, Inc.
    Inventors: Vipindis Pala, Lin Cheng, Jason Henning, Anant Agarwal, John Palmour
  • Patent number: 9024327
    Abstract: A semiconductor device structure is disclosed that includes a wide-bandgap semiconductor portion selected from the group consisting of silicon carbide and the Group III nitrides. An interconnect structure is made to the semiconductor portion, and the interconnect structure includes at least two diffusion barrier layers alternating with two respective high electrical conductivity layers. The diffusion barrier layers have a coefficient of thermal expansion different from and lower than the coefficient of thermal expansion of the high electrical conductivity layers. The difference in the respective coefficients of thermal expansions are large enough to constrain the expansion of the high conductivity layers but less than a difference that would create a strain between adjacent layers that would exceed the bond strength between the layers.
    Type: Grant
    Filed: December 14, 2007
    Date of Patent: May 5, 2015
    Assignee: Cree, Inc.
    Inventors: Allan Ward, Jason Henning
  • Publication number: 20140319646
    Abstract: An electronic device includes a semiconductor layer, a primary junction in the semiconductor layer, a lightly doped region surrounding the primary junction and a junction termination structure in the lightly doped region adjacent the primary junction. The junction termination structure has an upper boundary, a side boundary, and a corner between the upper boundary and the side boundary, and the lightly doped region extends in a first direction away from the primary junction and normal to a point on the upper boundary by a first distance that is smaller than a second distance by which the lightly doped region extends in a second direction away from the primary junction and normal to a point on the corner. At least one floating guard ring segment may be provided in the semiconductor layer outside the corner of the junction termination structure. Related methods are also disclosed.
    Type: Application
    Filed: July 8, 2014
    Publication date: October 30, 2014
    Inventors: Jason Henning, Qingchun Zhang, Sie-Hyung Ryu
  • Publication number: 20140264579
    Abstract: A method of forming a transistor device includes providing a drift layer having a first conductivity type and an upper surface, forming first regions in the drift layer and adjacent the upper surface, the first regions having a second conductivity type that is opposite the first conductivity type and being spaced apart from one another, forming a body layer on the drift layer including the source regions, forming spaced apart source regions in the body layer above respective ones of the first regions, forming a vertical conduction region in the body layer between the source regions, the vertical conduction region having the first conductivity type and defining channel regions in the body layer between the vertical conduction region and respective ones of the source regions, forming a gate insulator on the body layer, and forming a gate contact on the gate insulator.
    Type: Application
    Filed: March 13, 2013
    Publication date: September 18, 2014
    Applicant: Cree, Inc.
    Inventors: Vipindas Pala, Lin Cheng, Jason Henning, Anant Agarwal, John Palmour
  • Patent number: 8803277
    Abstract: An electronic device includes a semiconductor layer, a primary junction in the semiconductor layer, a lightly doped region surrounding the primary junction and a junction termination structure in the lightly doped region adjacent the primary junction. The junction termination structure has an upper boundary, a side boundary, and a corner between the upper boundary and the side boundary, and the lightly doped region extends in a first direction away from the primary junction and normal to a point on the upper boundary by a first distance that is smaller than a second distance by which the lightly doped region extends in a second direction away from the primary junction and normal to a point on the corner. At least one floating guard ring segment may be provided in the semiconductor layer outside the corner of the junction termination structure. Related methods are also disclosed.
    Type: Grant
    Filed: February 10, 2011
    Date of Patent: August 12, 2014
    Assignee: Cree, Inc.
    Inventors: Jason Henning, Qingchun Zhang, Sei-Hyung Ryu
  • Patent number: 8563372
    Abstract: A method of forming a semiconductor device, the method comprising providing a semiconductor layer, and providing a first layer of a first metal on the semiconductor layer. A second layer may be provided on the first layer of the first metal. The second layer may include a layer of silicon and a layer of a second metal, and the first and second metals may be different. The first metal may be titanium and the second metal may be nickel. Related devices, structures, and other methods are also discussed.
    Type: Grant
    Filed: February 11, 2010
    Date of Patent: October 22, 2013
    Assignee: Cree, Inc.
    Inventors: Helmut Hagleitner, Zoltan Ring, Scott Sheppard, Jason Henning, Jason Gurganus, Dan Namishia
  • Publication number: 20130134433
    Abstract: A semiconductor device structure is disclosed that includes a wide-bandgap semiconductor portion selected from the group consisting of silicon carbide and the Group III nitrides. An interconnect structure is made to the semiconductor portion, and the interconnect structure includes at least two diffusion barrier layers alternating with two respective high electrical conductivity layers. The diffusion barrier layers have a coefficient of thermal expansion different from and lower than the coefficient of thermal expansion of the high electrical conductivity layers. The difference in the respective coefficients of thermal expansions are large enough to constrain the expansion of the high conductivity layers but less than a difference that would create a strain between adjacent layers that would exceed the bond strength between the layers.
    Type: Application
    Filed: December 14, 2007
    Publication date: May 30, 2013
    Inventors: Allan Ward, Jason Henning
  • Patent number: 8432012
    Abstract: A semiconductor device includes a semiconductor layer having a first conductivity type and having a surface in which an active region of the semiconductor device is defined, and a plurality of spaced apart doped regions within the active region. The plurality of doped regions have a second conductivity type that is opposite the first conductivity type and define a plurality of exposed portions of the semiconductor layer within the active region. The plurality of doped regions include a plurality of rows extending in a longitudinal direction. Each of the rows includes a plurality of longitudinally extending segments, and the longitudinally extending segments in a first row at least partially overlap the longitudinally extending segments in an adjacent row in a lateral direction that is perpendicular to the longitudinal direction.
    Type: Grant
    Filed: March 18, 2011
    Date of Patent: April 30, 2013
    Assignee: Cree, Inc.
    Inventors: Qingchun Zhang, Jason Henning
  • Publication number: 20120256192
    Abstract: An electronic device includes a drift region, a Schottky contact on a surface of the drift region, and an edge termination structure in the drift region adjacent the Schottky contact. The edge termination structure includes a recessed region that is recessed from the surface of the drift region by a distance d that may be about 0.5 microns.
    Type: Application
    Filed: April 5, 2011
    Publication date: October 11, 2012
    Inventors: Qingchun Zhang, Jason Henning
  • Publication number: 20120205666
    Abstract: An electronic device includes a semiconductor layer, a primary junction in the semiconductor layer, a lightly doped region surrounding the primary junction and a junction termination structure in the lightly doped region adjacent the primary junction. The junction termination structure has an upper boundary, a side boundary, and a corner between the upper boundary and the side boundary, and the lightly doped region extends in a first direction away from the primary junction and normal to a point on the upper boundary by a first distance that is smaller than a second distance by which the lightly doped region extends in a second direction away from the primary junction and normal to a point on the corner. At least one floating guard ring segment may be provided in the semiconductor layer outside the corner of the junction termination structure. Related methods are also disclosed.
    Type: Application
    Filed: February 10, 2011
    Publication date: August 16, 2012
    Inventors: Jason Henning, Qingchun Zhang, Sei-Hyung Ryu
  • Publication number: 20110193135
    Abstract: A method of forming a semiconductor device, the method comprising providing a semiconductor layer, and providing a first layer of a first metal on the semiconductor layer. A second layer may be provided on the first layer of the first metal. The second layer may include a layer of silicon and a layer of a second metal, and the first and second metals may be different. The first metal may be titanium and the second metal may be nickel. Related devices, structures, and other methods are also discussed.
    Type: Application
    Filed: February 11, 2010
    Publication date: August 11, 2011
    Inventors: Helmut Hagleitner, Zoltan Ring, Scott Sheppard, Jason Henning, Jason Gurganus, Dan Namishia
  • Patent number: 7737476
    Abstract: Metal-semiconductor field-effect transistors (MESFETS) are provided. A MESFET is provided having a source region, a drain region and a gate. The gate is between the source region and the drain region. A p-type conductivity layer is provided beneath the source region, the p-type conductivity layer being self-aligned to the gate. Related methods of fabricating MESFETs are also provided herein.
    Type: Grant
    Filed: February 15, 2007
    Date of Patent: June 15, 2010
    Assignee: Cree, Inc.
    Inventors: Saptharishi Sriram, Jason Henning, Keith Wieber
  • Publication number: 20080197382
    Abstract: Metal-semiconductor field-effect transistors (MESFETS) are provided. A MESFET is provided having a source region, a drain region and a gate. The gate is between the source region and the drain region. A p-type conductivity layer is provided beneath the source region, the p-type conductivity layer being self-aligned to the gate. Related methods of fabricating MESFETs are also provided herein.
    Type: Application
    Filed: February 15, 2007
    Publication date: August 21, 2008
    Inventors: Saptharishi Sriram, Jason Henning, Keith Wieber
  • Publication number: 20080116464
    Abstract: A method of producing an ohmic contact and a resulting ohmic contact structure are disclosed. The method includes the steps of forming a deposited film of nickel and silicon on a silicon carbide surface at a temperature below which either element will react with silicon carbide and in respective proportions so that the atomic fraction of silicon in the deposited film is greater than the atomic fraction of nickel, and heating the deposited film of nickel and silicon to a temperature at which nickel-silicon compounds will form with an atomic fraction of silicon greater than the atomic fraction of nickel but below the temperature at which either element will react with silicon carbide. The method can further include the step of annealing the nickel-silicon compound to a temperature higher than the heating temperature for the deposited film, and within a region of the phase diagram at which free carbon does not exist.
    Type: Application
    Filed: January 28, 2008
    Publication date: May 22, 2008
    Applicant: CREE, INC.
    Inventors: ALLAN WARD, JASON HENNING, HELMUT HAGLEITNER, KEITH WIEBER
  • Publication number: 20070292999
    Abstract: A MESFET includes a silicon carbide layer, spaced apart source and drain regions in the silicon carbide layer, a channel region positioned within the silicon carbide layer between the source and drain regions and doped with implanted dopants, and a gate contact on the silicon carbide layer. Methods of forming a MESFET include providing a layer of silicon carbide, forming spaced apart source and drain regions in the silicon carbide layer, implanting impurity atoms to form a channel region between the source and drain regions, annealing the implanted impurity atoms, and forming a gate contact on the silicon carbide layer.
    Type: Application
    Filed: April 16, 2007
    Publication date: December 20, 2007
    Inventors: Jason Henning, Allan Ward, Alexander Suvorov
  • Patent number: 7265399
    Abstract: High power transistors are provided. The transistors include a source region, a drain region and a gate contact. The gate contact is positioned between the source region and the drain region. First and second ohmic contacts are provided on the source and drain regions, respectively. The first and second ohmic contacts respectively define a source contact and a drain contact. The source contact and the drain contact have respective first and second widths. The first and second widths are different. Related methods of fabricating transistors are also provided.
    Type: Grant
    Filed: October 29, 2004
    Date of Patent: September 4, 2007
    Assignee: Cree, Inc.
    Inventors: Saptharishi Sriram, Jason Henning
  • Publication number: 20070018272
    Abstract: A semiconductor device is disclosed that includes a contact and an adjacent film on the surface of an underlying doped semiconductor material. The film has sufficient fixed charge to create an inversion layer adjacent the surface of the doped semiconductor material that under depletion conditions at least balances the number of surface states at the doping concentration of the underlying semiconductor material.
    Type: Application
    Filed: August 2, 2006
    Publication date: January 25, 2007
    Inventors: Jason Henning, Allan Ward