Patents by Inventor Javier F. Izquierdo

Javier F. Izquierdo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10615436
    Abstract: An example system is provided herein. The system includes a fuel cell coupled to the set of electronic components. The fuel cell provides power to the set of electronic components when a set of conditions are met.
    Type: Grant
    Filed: December 22, 2015
    Date of Patent: April 7, 2020
    Assignee: Hewlett Packard Enterprise Development LP
    Inventors: Tahir Cader, Hai Ngoc Nguyen, Javier F. Izquierdo, Ameya Soparkar, Mark Joseph Lepore
  • Publication number: 20180316030
    Abstract: An example system is provided herein. The system includes a fuel cell coupled to the set of electronic components. The fuel cell provides power to the set of electronic components when a set of conditions are met.
    Type: Application
    Filed: December 22, 2015
    Publication date: November 1, 2018
    Inventors: Tahir Cader, Hai Ngoc Nguyen, Javier F. Izquierdo, Ameya Soparkar, Mark Joseph Lepore
  • Patent number: 9116676
    Abstract: Power distribution to computer systems. At least some of the illustrative embodiments are systems including a power supply configured to convert an alternating current (AC) power signal to a direct current (DC) power signal (and the power supply comprising a first power port and a second power port, the second power port different than the first power port), a first computer system coupled to the first power port (the power supply configured to provide DC operational power to the first computer system through the first power port, and the first computer system the only computer system receiving operational power through the first power port), and a second computer system different than the first computer system (the power supply configured to provide DC operational power to the second computer system through the second power port, and the second computer system the only computer system receiving power from the second power port).
    Type: Grant
    Filed: June 23, 2009
    Date of Patent: August 25, 2015
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Javier F. Izquierdo, Ronald D. Noblett
  • Publication number: 20120084579
    Abstract: Power distribution to computer systems. At least some of the illustrative embodiments are systems including a power supply configured to convert an alternating current (AC) power signal to a direct current (DC) power signal (and the power supply comprising a first power port and a second power port, the second power port different than the first power port), a first computer system coupled to the first power port (the power supply configured to provide DC operational power to the first computer system through the first power port, and the first computer system the only computer system receiving operational power through the first power port), and a second computer system different than the first computer system (the second computer system coupled to the second power port, the power supply configured to provide DC operational power to the second computer system through the second power port, and the second computer system the only computer system receiving operational power from the second power port).
    Type: Application
    Filed: June 23, 2009
    Publication date: April 5, 2012
    Inventors: Javier F. Izquierdo, Ronald D. Noblett
  • Patent number: 6154804
    Abstract: A method for communication between multiple processors using registers that are accessed by four register select lines which are translated from the original system address. The address translation is performed off of the main processor board to reduce loading effects on the local bus and reduces the pin count of processor board. A signal representing which of the processors is currently active is used as a pseudo address line for the purpose of the translation. The original addresses of the I/O registers may be either input/output or memory mapped.
    Type: Grant
    Filed: February 15, 1999
    Date of Patent: November 28, 2000
    Assignee: Compaq Computer Corporation
    Inventors: Javier F. Izquierdo, John A. Landry
  • Patent number: 5884054
    Abstract: A method for communication between multiple processors using registers that are accessed by four register select lines which are translated from the original system address. The address translation is performed off of the main processor board to reduce loading effects on the local bus and reduces the pin count of processor board. A signal representing which of the processors is currently active is used as a pseudo address line for the purpose of the translation. The original addresses of the I/O registers may be either input/output or memory mapped.
    Type: Grant
    Filed: January 6, 1993
    Date of Patent: March 16, 1999
    Assignee: Compaq Computer Corporation
    Inventors: Javier F. Izquierdo, John A. Landry
  • Patent number: 5870602
    Abstract: A multiprocessor system includes first and second processing units. Each of these processing units includes at least a processor and preferably also a cache memory, a cache memory controller and a numerical coprocessor. Each processing unit is reset in response to a system reset signal but only selected portions of the processing units are reset in response to a partial-reset signal. The system can also include a number other components such as video circuitry, a hard disk drive, bus interface circuitry, a speaker, a keyboard controller and a keyboard.
    Type: Grant
    Filed: January 27, 1998
    Date of Patent: February 9, 1999
    Assignee: Compaq Computer Corporation
    Inventors: David A. Miller, Kenneth A. Jansen, Paul R. Culley, Mark Taylor, Javier F. Izquierdo
  • Patent number: 5737604
    Abstract: A method and system for independently resetting primary and secondary processors 20 and 120 respectively under program control in a multiprocessor, cache memory system. Processors 20 and 120 are reset without causing cache memory controllers 24 and 124 to reset.
    Type: Grant
    Filed: September 30, 1996
    Date of Patent: April 7, 1998
    Assignee: Compaq Computer Corporation
    Inventors: David A. Miller, Kenneth A. Jansen, Paul R. Culley, Mark Taylor, Javier F. Izquierdo
  • Patent number: 5656961
    Abstract: A clock signal is distributed over a circuit board and across a connector as a sine wave. A circuit located near the clocked circuitry converts the sine wave into a same frequency square wave for use by the clocked circuitry. The output stage of the converter circuitry provides a high output level to drive CMOS circuitry. The output transistor is pulled up to 5 volts, but the preceding transistors are pulled up to 6.3 volts so that the base to emitter drops are compensated.
    Type: Grant
    Filed: October 12, 1993
    Date of Patent: August 12, 1997
    Assignee: Compaq Computer Corporation
    Inventors: Thanh Thien Tran, Clarence Y. Mar, Javier F. Izquierdo
  • Patent number: 5465360
    Abstract: A method and system for independently resetting primary and secondary processors 20 and 120 respectively under program control in a multiprocessor, cache memory system. Processors 20 and 120 are reset without causing cache memory controllers 24 and 124 to reset.
    Type: Grant
    Filed: November 12, 1993
    Date of Patent: November 7, 1995
    Assignee: Compaq Computer Corp.
    Inventors: David A. Miller, Kenneth A. Jansen, Paul R. Culley, Mark Taylor, Javier F. Izquierdo
  • Patent number: 5341494
    Abstract: A memory mapping and module enabling circuit for allowing logical 128 kbyte memory blocks to be defined for any location in any module connected to a memory system. A RAM is addressed by the system address lines defining 128 kbyte blocks, with the output data providing the row address strobe enable signals for a particular memory module and the address values necessary to place the 128 kbyte block within the module. Various other parameters such as write protect status and memory location are also provided by the RAM. Circuits and techniques for programming and reading the RAM are provided.
    Type: Grant
    Filed: December 10, 1993
    Date of Patent: August 23, 1994
    Assignee: Compaq Computer Corporation
    Inventors: John S. Thayer, Dale J. Mayer, Javier F. Izquierdo, Paul R. Culley, John A. Landry
  • Patent number: 5287531
    Abstract: An apparatus for determining system configuration in a computer system using only one 8 bit data port. Permanent connections on each of the microprocessor and memory boards provide respective configuration and/or memory information about each board. The signals are stored in serial out shift registers associated with each board that are daisy chained together. These shift registers serially transmit the configuration information to one 8 bit data port, which then transmits this information to the computer system in 8 bit increments. If a given slot is empty it is automatically bypassed in the shift register daisy chain.
    Type: Grant
    Filed: October 31, 1990
    Date of Patent: February 15, 1994
    Assignee: Compaq Computer Corp.
    Inventors: Harry R. Rogers, Jr., John A. Landry, Javier F. Izquierdo
  • Patent number: 5281861
    Abstract: A clock signal is distributed over a circuit board and across a connector as a sine wave. A circuit located near the clocked circuitry converts the sine wave into a same frequency square wave for use by the clocked circuitry. The output stage of the converter circuitry provides a high output level to drive CMOS circuitry. The output transistor is pulled up to 5 volts, but the preceding transistors are pulled up to 6.3 volts so that the base to emitter drops are compensated.
    Type: Grant
    Filed: March 19, 1992
    Date of Patent: January 25, 1994
    Assignee: Compaq Computer Corporation
    Inventors: Thanh T. Tran, Clarence Y. Mar, Javier F. Izquierdo
  • Patent number: 5201055
    Abstract: A method for communication between multiple processors using registers that are accessed by four register select lines which are translated from the original system address. The address translation is performed off of the main processor board to reduce loading effects on the local bus and reduces the pin count of processor board. A signal representing which of the processors is currently active is used as a pseudo address line for the purpose of the translation. The original addresses of the I/O registers may be either input/output or memory mapped.
    Type: Grant
    Filed: November 3, 1989
    Date of Patent: April 6, 1993
    Assignee: Compaq Computer Corporation
    Inventors: Javier F. Izquierdo, John A. Landry