Patents by Inventor Javier Solis

Javier Solis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7725756
    Abstract: A method for generating a wide range of clock rates from a single clock. A delta is generated from a first clock signal and a second clock signal. An accumulative offset is generated from adding the delta to a previous accumulative offset for each clock period of the first clock signal. Whenever an overflow is encountered, the value of the accumulative offset is truncated. The second clock signal is interpolated between adjacent values.
    Type: Grant
    Filed: January 4, 2007
    Date of Patent: May 25, 2010
    Assignee: GoBack TV, Inc.
    Inventors: Javier Solis, Xuduan Lin, Michael Field
  • Publication number: 20080091967
    Abstract: A method for generating a wide range of clock rates from a single clock. A delta is generated from a first clock signal and a second clock signal. An accumulative offset is generated from adding the delta to a previous accumulative offset for each clock period of the first clock signal. Whenever an overflow is encountered, the value of the accumulative offset is truncated. The second clock signal is interpolated between adjacent values.
    Type: Application
    Filed: January 4, 2007
    Publication date: April 17, 2008
    Inventors: Javier Solis, Xuduan Lin, Michael Field
  • Patent number: 5113511
    Abstract: A system (60) for predicting CPU addresses includes a CPU (34) connected by bus (62) to page mode address predicting circuit (64). The page mode address predicting circuit (64) is connected to memory arbitration circuits (66) by bus (68). The memory arbitration circuits (66) are connected to RAM (42) by address, data and control busses (44), (46) and (48). The CPU (34), page mode address predicting circuit (64) and the memory arbitration circuits 66 are contained in a microprocessor integrated circuit (32). The page mode predicting circuit 64 examines signals from the CPU (34) to be supplied to the data bus (46) at the time of a SYNC pulse. This operation results in examination of the first byte of a CPU instruction to determine how many of the following memory accesses will be able to be carried out in high speed mode.
    Type: Grant
    Filed: June 2, 1989
    Date of Patent: May 12, 1992
    Assignee: Atari Corporation
    Inventors: Craig Nelson, Javier Solis, David L. Needle
  • Patent number: 4931751
    Abstract: An apparatus is provided which is responsive to a multiple bit sample of digital information for producing a pulse width modulated signal, the apparatus comprising: a first signal match detector, responsive to a first subset of the multiple bit sample, for producing a first signal that can transition between first and second logical states; a second signal match detector, responsive to a second subset of the multiple bit sample, for producing a second signal that can transition between the first and second logical states; and a voltage summing circuit for producing a first voltage that is substantially proportional to a magnitude of the first signal in one of the first logical state and the second logical state and for producing a second voltage that is substantially proportional to a magnitude of the second signal in one of the first logical state and the second logical state and for producing an output voltage that is substantially proportional to a sum of the first voltage and the second voltage.
    Type: Grant
    Filed: June 2, 1989
    Date of Patent: June 5, 1990
    Assignee: Epyx, Inc.
    Inventors: Glenn J. Keller, Javier A. Solis