Patents by Inventor Jay B. Miller

Jay B. Miller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7480189
    Abstract: A write circuit structure may be used to transfer data between global bit lines and local bit lines of a cache. The write circuit structure located between the hierarchical bit lines may be buffers in parallel with P-channel devices in one embodiment or cross-coupled P-channel and N-channel devices in another embodiment.
    Type: Grant
    Filed: September 20, 2002
    Date of Patent: January 20, 2009
    Assignee: Intel Corporation
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Patent number: 6944713
    Abstract: A processor having an L1 cache memory that may use a compare circuit to determine matches of stored tag information against an address and gate sense amps of the cache memory with a cache-hit signal.
    Type: Grant
    Filed: June 18, 2002
    Date of Patent: September 13, 2005
    Assignee: Intel Corporation
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Patent number: 6909651
    Abstract: In one embodiment, an array of content addressable memory (CAM) cells include a first plurality of CAM cells and a second plurality of CAM cells. The second plurality of CAM cells has a width sufficient to address a height of the array. A first plurality of CAM drivers are coupled to the array to drive the first plurality of CAM cells. The first plurality of CAM drivers prevent the first plurality of CAM cells from participating in a match when the array is in a test mode.
    Type: Grant
    Filed: March 17, 2004
    Date of Patent: June 21, 2005
    Assignee: Intel Corporation
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Publication number: 20040174738
    Abstract: In one embodiment, an array of content addressable memory (CAM) cells include a first plurality of CAM cells and a second plurality of CAM cells. The second plurality of CAM cells has a width sufficient to address a height of the array. A first plurality of CAM drivers are coupled to the array to drive the first plurality of CAM cells. The first plurality of CAM drivers prevent the first plurality of CAM cells from participating in a match when the array is in a test mode.
    Type: Application
    Filed: March 17, 2004
    Publication date: September 9, 2004
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Patent number: 6744655
    Abstract: In one embodiment, an array of content addressable memory (CAM) cells include a first plurality of CAM cells and a second plurality of CAM cells. The second plurality of CAM cells has a width sufficient to address a height of the array. A first plurality of CAM drivers are coupled to the array to drive the first plurality of CAM cells. The first plurality of CAM drivers prevent the first plurality of CAM cells from participating in a match when the array is in a test mode.
    Type: Grant
    Filed: September 30, 2002
    Date of Patent: June 1, 2004
    Assignee: Intel Corporation
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Publication number: 20040057279
    Abstract: A write circuit structure may be used to transfer data between global bit lines and local bit lines of a cache. The write circuit structure located between the hierarchical bit lines may be buffers in parallel with P-channel devices in one embodiment or cross-coupled P-channel and N-channel devices in another embodiment.
    Type: Application
    Filed: September 20, 2002
    Publication date: March 25, 2004
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Publication number: 20030233520
    Abstract: A processor having an L1 cache memory that may use a compare circuit to determine matches of stored tag information against an address and gate sense amps of the cache memory with a cache-hit signal.
    Type: Application
    Filed: June 18, 2002
    Publication date: December 18, 2003
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Publication number: 20030026148
    Abstract: In one embodiment, an array of content addressable memory (CAM) cells include a first plurality of CAM cells and a second plurality of CAM cells. The second plurality of CAM cells has a width sufficient to address a height of the array. A first plurality of CAM drivers are coupled to the array to drive the first plurality of CAM cells. The first plurality of CAM drivers prevent the first plurality of CAM cells from participating in a match when the array is in a test mode.
    Type: Application
    Filed: September 30, 2002
    Publication date: February 6, 2003
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Patent number: 6487131
    Abstract: In one embodiment, an array of content addressable memory (CAM) cells include a first plurality of CAM cells and a second plurality of CAM cells. The second plurality of CAM cells has a width sufficient to address a height of the array. A first plurality of CAM drivers are coupled to the array to drive the first plurality of CAM cells. The first plurality of CAM drivers prevent the first plurality of CAM cells from participating in a match when the array is in a test mode.
    Type: Grant
    Filed: December 30, 1999
    Date of Patent: November 26, 2002
    Assignee: Intel Corporation
    Inventors: Lawrence T. Clark, Jay B. Miller
  • Patent number: 6449694
    Abstract: A method for conserving power during a cache memory operation is disclosed. The validity and the parity of the tag address are checked. If the tag is invalid or the parity bit does not check, the tag is not read and a tag comparison is not performed, such that the data is accessed from the main memory. Otherwise, the tag address bits are selected in a plurality of tag subsets. A first tag subset of the plurality of tag subsets is compared with a respective first subset of the tag field of the memory address bits. A first compare signal indicative of the result of the first comparison is outputted. The cache memory operation is interrupted if the first compare signal indicates the first tag subset does not match the respective first subset of the tag field of the memory address.
    Type: Grant
    Filed: July 27, 1999
    Date of Patent: September 10, 2002
    Assignee: Intel Corporation
    Inventors: Richard J. Burgess, Jr., Mark A. Schaecher, Jay B. Miller
  • Patent number: 6434736
    Abstract: A method and apparatus for improving the access time of a memory device is described. The location based timing scheme utilizes a subset of the address bits to adjust the timing of the sense amplifier enable in order to achieve a faster read of the information stored in the memory cell.
    Type: Grant
    Filed: July 8, 1999
    Date of Patent: August 13, 2002
    Assignee: Intel Corporation
    Inventors: Mark A. Schaecher, Richard J. Burgess, Jr., Jay B. Miller
  • Publication number: 20020080655
    Abstract: Briefly, in accordance with one embodiment of the invention, a integrated circuit may generate and store a synchronization signal. This synchronization signal may be used as an enable signal to generate other synchronization signals in subsequent cycles of a clock signal.
    Type: Application
    Filed: December 27, 2000
    Publication date: June 27, 2002
    Inventors: Lawrence T. Clark, Jay B. Miller