Patents by Inventor JAY D. SCHWARTZ

JAY D. SCHWARTZ has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120173895
    Abstract: The efficiency rating (ER) of each domain, in a processor, may be compared and then the power budget may be allocated, effectively, among the domains based on the ERs of the domains. The ER may indicate relative advantage among domains in terms of performance return for a given power budget, i.e., a higher effectiveness may be expected in power utilization if the ER is higher for a domain. The ER of a domain may be defined as (scalability factor/cost factor*alpha). The scalability factor may be defined as a performance increase (in %) brought about by an increase in the clock frequency (in %) provided to the domain. The cost factor may be defined as a power budget value required in bringing about an increase in the clock frequency provided to the domain and alpha is an adjustment factor.
    Type: Application
    Filed: December 5, 2011
    Publication date: July 5, 2012
    Inventors: Seongwoo Kim, Jeremy Shrall, Jay D. Schwartz, Stephen H. Gunther, Travis C. Furrer
  • Publication number: 20120166823
    Abstract: Power management of an embedded dynamic random access memory (eDRAM) using collected performance counter statistics to generating a set of one or more eDRAM effectiveness predictions. Using a set of one or more eDRAM effectiveness thresholds, each corresponding to one of the set of eDRAM effectiveness predictions, to determine whether at least one eDRAM effectiveness prediction has crossed over threshold. In the case that at least one eDRAM effectiveness prediction has crossed over its threshold, transitioning the eDRAM to a new power state. Power management is achieved by transitioning to a power-off state or self-refresh state and reducing the amount of power consumed by the eDRAM as compared to a power-on state.
    Type: Application
    Filed: December 30, 2011
    Publication date: June 28, 2012
    Inventors: TIMOTHY Y. KAM, JAY D. SCHWARTZ, SEONGWOO KIM, STEPHEN H. GUNTHER
  • Publication number: 20120166822
    Abstract: Power management of an embedded dynamic random access memory (eDRAM) by receiving an eDRAM power state transition event and determining both the current power state of the eDRAM and the next power state of the eDRAM from the power states of: a power-on state, a power-off state, and a self-refresh state. Using the current power state and the next power state to determine whether a power state transition is required, and, in the case that a power state transition is required, transition the eDRAM to the next power state. Power management is achieved because transitioning to a power-off state or self-refresh state reduces the amount of power consumed by the eDRAM as compared to the power-on state.
    Type: Application
    Filed: December 30, 2011
    Publication date: June 28, 2012
    Inventors: TIMOTHY Y. KAM, JAY D. SCHWARTZ, SEONGWOO KIM, STEPHEN H. GUNTHER