Patents by Inventor Jay Henry O'Neill

Jay Henry O'Neill has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6519226
    Abstract: A method for determining the number of packets lost in a communications network. Marker packets are inserted before and after a predetermined number of packets in a data stream. The number of packets between the inserted marker packets are counted at two different points in the network. Each number of packets counted between the inserted marker packets at the two different points in the network are compared with one another to ascertain the number of packets lost between the two different points in the network.
    Type: Grant
    Filed: June 17, 1998
    Date of Patent: February 11, 2003
    Assignee: Lucent Technologies Inc.
    Inventors: Vijay P. Kumar, Horng-Dar Lin, Jay Henry O'Neill, Philippe Oechslin, Edward Joseph Ouellette, III
  • Patent number: 6292384
    Abstract: A high density read only memory structure is arranged to have the decoders and selectors which are used to access the read only memory arrays in a layer which is above and/or below the read only memory array layers. Note that by layer it is meant a substantially planar structure with some thickness in which the circuitry that makes up particular functionality resides. Thus, the inefficient two-dimensional structure of the prior art is folded over to create a compact read only memory device with a three-dimensional structure. Connection of the decoders to the rows is not limited to the ends of the rows, but instead may be made at any point along the rows. Similarly, connection of the selectors to the columns is not limited to the ends of the columns, but instead may be made at any point along the columns. Advantageously, additional circuitry is not required on the periphery of the memory array, so that a smaller overall memory device is achieved.
    Type: Grant
    Filed: June 5, 2000
    Date of Patent: September 18, 2001
    Assignee: Agere Systems Guardian Corp.
    Inventor: Jay Henry O'Neill
  • Patent number: 6185121
    Abstract: A high density read only memory structure is arranged to have the decoders and selectors which are used to access the read only memory arrays in a layer which is above and/or below the read only memory array layers. Note that by layer it is meant a substantially planar structure with some thickness in which the circuitry that makes up particular functionality resides. Thus, the inefficient two-dimensional structure of the prior art is folded over to create a compact read only memory device with a three-dimensional structure. Connection of the decoders to the rows is not limited to the ends of the rows, but instead may be made at any point along the rows. Similarly, connection of the selectors to the columns is not limited to the ends of the columns, but instead may be made at any point along the columns. Advantageously, additional circuitry is not required on the periphery of the memory array, so that a smaller overall memory device is achieved.
    Type: Grant
    Filed: February 26, 1998
    Date of Patent: February 6, 2001
    Assignee: Lucent Technologies Inc.
    Inventor: Jay Henry O'Neill
  • Patent number: 6081905
    Abstract: A PLL circuit for selecting a clock signal from among a plurality of clock signals having different phases is disclosed. The PLL circuit includes a selector for selecting at least one of the plurality of clock signals. Duty cycle distortion is avoided by ensuring that at least one of the clock signals is always selected to drive the output of the PLL circuit, P.sub.out. In one implementation, at least two of the clock signals are selected at a given time, so that at least one of the selected signals is always driving the output during a transition from one set of selected clock signals to another set of selected clock signals. In another implementation, the selector activates a desired clock signal before deactivating the currently selected clock signal, so that at least one of the clock signals is always selected. More than two phases can be simultaneously selected, for example, if there is a large capacitive load on the output signal, P.sub.out.
    Type: Grant
    Filed: March 13, 1998
    Date of Patent: June 27, 2000
    Assignee: Lucent Technologies Inc.
    Inventors: Patrik Larsson, Jay Henry O'Neill
  • Patent number: 5898689
    Abstract: A packet switch interface, which may be an asynchronous transfer mode (ATM) layer interface chip, may be connected to the inputs or the outputs of a packet switch. The interface chip modifies the virtual path identifier and the virtual channel identifier in packets directed to and from the switch. The interface chip also manipulates routing tags for the packets which are used for internal routing purposes in the switch. The interface chip includes a local interface through which packets may be extracted from or added to a packet stream flowing between a main input and a main output of the interface. The interface chip polices different communications channels handled in the interface chip by detecting whether traffic in those channels exceeds certain network usage parameters. The interface is also capable of gathering certain statistical information about the traffic in certain communications channels to allow evaluation of network performance.
    Type: Grant
    Filed: August 27, 1997
    Date of Patent: April 27, 1999
    Assignee: Lucent Technologies Inc.
    Inventors: Vijay P. Kumar, Horng-Dar Lin, Jay Henry O'Neill, Philippe Oechslin, Edward Joseph Ouellette, III