Patents by Inventor Jean-Francois Thiery

Jean-Francois Thiery has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230101585
    Abstract: A method of testing non-volatile memory cells formed on a die includes erasing the memory cells and performing a first read operation to determine a lowest read current RC1 for the memory cells and a first number N1 of the memory cells having the lowest read current RC1. A second read operation is performed to determine a second number N2 of the memory cells having a read current not exceeding a target read current RC2. The target read current RC2 is equal to the lowest read current RC1 plus a predetermined current value. The die is determined to be acceptable if the second number N2 is determined to exceed the first number N1 plus a predetermined number. The die is determined to be defective if the second number N2 is determined not to exceed the first number N1 plus the predetermined number.
    Type: Application
    Filed: January 14, 2022
    Publication date: March 30, 2023
    Inventors: Yuri Tkachev, JINHO KIM, CYNTHIA FUNG, GILLES FESTES, BERNARD BERTELLO, PARVIZ GHAZAVI, BRUNO VILLARD, JEAN FRANCOIS THIERY, CATHERINE DECOBERT, SERGUEI JOURBA, FAN LUO, LATT TEE, NHAN DO
  • Patent number: 11362218
    Abstract: A memory device includes a semiconductor substrate with memory cell and logic regions. A floating gate is disposed over the memory cell region and has an upper surface terminating in opposing front and back edges and opposing first and second side edges. An oxide layer has a first portion extending along the logic region and a first thickness, a second portion extending along the memory cell region and has the first thickness, and a third portion extending along the front edge with the first thickness and extending along a tunnel region portion of the first side edge with a second thickness less than the first thickness. A control gate has a first portion disposed on the oxide layer second portion and a second portion vertically over the front edge and the tunnel region portion of the first side edge. A logic gate is disposed on the oxide layer first portion.
    Type: Grant
    Filed: June 23, 2020
    Date of Patent: June 14, 2022
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Jinho Kim, Elizabeth Cuevas, Yuri Tkachev, Parviz Ghazavi, Bernard Bertello, Gilles Festes, Bruno Villard, Catherine Decobert, Nhan Do, Jean Francois Thiery
  • Publication number: 20210399127
    Abstract: A memory device includes a semiconductor substrate with memory cell and logic regions. A floating gate is disposed over the memory cell region and has an upper surface terminating in opposing front and back edges and opposing first and second side edges. An oxide layer has a first portion extending along the logic region and a first thickness, a second portion extending along the memory cell region and has the first thickness, and a third portion extending along the front edge with the first thickness and extending along a tunnel region portion of the first side edge with a second thickness less than the first thickness. A control gate has a first portion disposed on the oxide layer second portion and a second portion vertically over the front edge and the tunnel region portion of the first side edge. A logic gate is disposed on the oxide layer first portion.
    Type: Application
    Filed: June 23, 2020
    Publication date: December 23, 2021
    Inventors: Jinho Kim, Elizabeth Cuevas, Yuri Tkachev, Parviz Ghazavi, Bernard Bertello, Gilles Festes, Bruno Villard, Catherine Decobert, Nhan Do, Jean Francois Thiery
  • Publication number: 20050115699
    Abstract: This invention relates to a coil comprising a first helical tube segment (511) and a second helical tube segment (512, 513) extending, parallel to the first helical segment (511), between a distributor (53) and a manifold (54), said first and second helical segments (511, 512, 513) being centred on a common geometrical axis (X5), with substantially the same bending radius (R1) and nested, such that they form together a globally cylindrical bundle (51). The method comprises a step which consists in interleaving the helical tube segments (511-513) so as to form a globally cylindrical bundle. The invention also concerns a reactor equipped with such a coil which can be used for treating a viscous medium or for carrying out chemical reactions, such as 6-6 polyamide polymerization.
    Type: Application
    Filed: January 20, 2003
    Publication date: June 2, 2005
    Inventors: Thierry Nuris, Jean-Francois Thiery