Patents by Inventor Jean-Jacques Pairault

Jean-Jacques Pairault has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9218222
    Abstract: A computer device with synchronization barrier including a memory and a processing unit capable of multiprocess processing on various processors and enabling the parallel execution of blocks by processes, the blocks being associated by groups in successive work steps. The device further includes a hardware circuit with a usable address space to the memory, capable of receiving a call from each process indicating the end of execution of a current block, each call comprising data. The hardware circuit is arranged to authorize the execution of blocks of a later work step when all the blocks of the current work step have been executed. The accessibility to the address space is achieved by segments drawn from the data of each call.
    Type: Grant
    Filed: November 27, 2009
    Date of Patent: December 22, 2015
    Assignee: BULL SAS
    Inventors: Angelo Solinas, Jordan Chicheportiche, Saïd Derradji, Jean-Jacques Pairault, Zoltan Menyhart, Sylvain Jeaugey, Philippe Couvee
  • Patent number: 8432707
    Abstract: An AMB component and a connection interface for a memory installation with fully buffered Dimm memory modules connected in series. The AMB component is disposed on a connecting line from memory modules to a memory controller of the memory installation to re-amplify the connecting line between two consecutive FBD memory modules. The connection interface includes an AMB amplifier component for the connection of a main memory card that includes at least one processor, to an auxiliary memory card of the type having a series of memory modules. Two series of FBD memory modules are connected to respective FBD channels in the auxiliary memory card using FBD connectors in a daisy-chain arrangement.
    Type: Grant
    Filed: June 22, 2011
    Date of Patent: April 30, 2013
    Assignee: Bull S.A.S.
    Inventor: Jean-Jacques Pairault
  • Publication number: 20110318964
    Abstract: An AMB component and a connection interface for a memory installation with fully buffered Dimm memory modules connected in series. The AMB component is disposed on a connecting line from memory modules to a memory controller of the memory installation to re-amplify the connecting line between two consecutive FBD memory modules. The connection interface includes an AMB amplifier component for the connection of a main memory card that includes at least one processor, to an auxiliary memory card of the type having a series of memory modules. Two series of FBD memory modules are connected to respective FBD channels in the auxiliary memory card using FBD connectors in a daisy-chain arrangement.
    Type: Application
    Filed: June 22, 2011
    Publication date: December 29, 2011
    Inventor: Jean-Jacques PAIRAULT
  • Publication number: 20110252264
    Abstract: The present invention relates to a computer device with synchronization barrier. The device comprises a memory and a processing unit, capable of multiprocess processing on various processors and enabling the parallel execution of blocks by processes, said blocks being associated by groups in successive work steps, The device further comprises a hardware circuit with a usable address space to the memory, capable of receiving a call from each process indicating the end of execution of a current block, each call comprising data. The hardware circuit is arranged to authorize the execution of blocks of a later work step when all the blocks of the current work step have been executed. The accessibility to the address space is achieved by segments drawn from the data of each call.
    Type: Application
    Filed: November 27, 2009
    Publication date: October 13, 2011
    Inventors: Angelo Solinas, Jordan Chicheportiche, Saïd Derradji, Jean-Jacques Pairault, Zoltan Menyhart, Sylvain Jeaugey, Philippe Couvee
  • Patent number: 8018736
    Abstract: The invention concerns the use of an AMB component (25) in a memory installation with fully buffered Dimm memory modules connected in series, characterised in that the AMB component (25) is placed on a connecting line (30) from the memory modules (2) to a memory controller (1) of the installation in order to re-amplify the connecting line (30) between two consecutive FBD memory modules (21, 22). The invention also concerns a connection interface that includes such an AMB amplifier component (25) for the connection of a maincard (3) that includes at least one processor, to an auxiliary memory card of the type with a series of memory modules (2), where the maincard has at least one pair of channels connected to the processor. Two series of FBD memory modules (2) are connected to respective FBD channels in the auxiliary memory card using FBD connectors (200) in a daisy-chain arrangement.
    Type: Grant
    Filed: January 11, 2007
    Date of Patent: September 13, 2011
    Assignee: Bull S.A.S.
    Inventor: Jean-Jacques Pairault
  • Patent number: 7692929
    Abstract: A connection arrangement for a mainboard having at least one memory card connected to a processor and two series of FBD memory modules connected to respective FBD channels in the memory card by means of FBD connectors using a daisy-chain arrangement. Each channel of the memory card is connected to a linking module to another card the linking module receives two separate FBD channels and includes a FBD type connector with two series of electrical contact pins respectively connected to two paired channels of the memory card. The FBD connector is mounted on the back of the memory card so as to be associated with a connection interface providing the connection to a mainboard. The mainboard is also equipped with a connector of the FBD type designed for inter-card connection.
    Type: Grant
    Filed: March 1, 2006
    Date of Patent: April 6, 2010
    Inventors: Lionel Coutancier, Elodie Marquina, Jean-Jacques Pairault
  • Publication number: 20080050938
    Abstract: The invention concerns the use of an AMB component (25) in a memory installation with fully buffered Dimm memory modules connected in series, characterised in that the AMB component (25) is placed on a connecting line (30) from the memory modules (2) to a memory controller (1) of the installation in order to re-amplify the connecting line (30) between two consecutive FBD memory modules (21, 22). The invention also concerns a connection interface that includes such an AMB amplifier component (25) for the connection of a maincard (3) that includes at least one processor, to an auxiliary memory card of the type with a series of memory modules (2), where the maincard has at least one pair of channels connected to the processor. Two series of FBD memory modules (2) are connected to respective FBD channels in the auxiliary memory card using FBD connectors (200) in a daisy-chain arrangement.
    Type: Application
    Filed: January 11, 2007
    Publication date: February 28, 2008
    Applicant: BULL S.A.S.
    Inventor: Jean-Jacques PAIRAULT
  • Publication number: 20060198114
    Abstract: A connection arrangement for a mainboard having at least one memory card connected to a processor and two series of FBD memory modules connected to respective FBD channels in the memory card by means of FDB connectors using a daisy-chain arrangement. Each channel of the memory card is connected to a linking module to another card the linking module receives two separate FBD channels and includes a FBD type connector with two series of electrical contact pins respectively connected to two paired channels of the memory card. The FBD connector is mounted on the back of the memory card so as to be associated with a connection interface providing the connection to a mainboard. The mainboard is also equipped with a connector of the FBD type designed for inter-card connection.
    Type: Application
    Filed: March 1, 2006
    Publication date: September 7, 2006
    Inventors: Lionel Coutancier, Elodie Marquina, Jean-Jacques Pairault
  • Patent number: 6240491
    Abstract: A Process for coherent management of exchanges between memories in an information system having at least two levels of memories. The information system in one embodiment is constituted by a central subsystem which can communicate with one or more peripheral subsystems by means of input-output units. The central subsystem includes several processors linked to a central memory and to the input-output units. Each processor includes an associated cache memory linked with the central memory. In operation, each processor executes the instructions of programs contained in an associated cache memory. If the cache memory does not contain the data necessary to the associated processor, the data is read in the central memory and a copy is made using memory blocks of predetermined size. The coherent management of exchange between memories is achieved by dynamically applying a management mode selected as a function of the use that is made of each block.
    Type: Grant
    Filed: November 12, 1997
    Date of Patent: May 29, 2001
    Assignee: Bull S.A.
    Inventors: Jacques Abily, Jean-Jacques Pairault, Jean Perraudeau
  • Patent number: 5235687
    Abstract: The invention relates to the field of data processing systems and provides a method and system to enable replacement of memory modules (MU.sub.i) connected to a bus (MB) without interrupting the functioning of the system, wherein for any writing request addressed to a module to be replaced (MU.sub.i), this writing request is executed simultaneously and at the same address by the module to be replaced (MU.sub.i) and by a replacement module (MU.sub.r), and for any reading request addressed to the module to be replaced (MU.sub.i), only the module to be replaced (MU.sub.i) is authorized to execute this reading request. Next, a recopying process is started which includes sending reading and rewriting requests to a set of addresses covering the entirety of the memory space of the module to be replaced (MU.sub.i).
    Type: Grant
    Filed: March 2, 1990
    Date of Patent: August 10, 1993
    Assignee: Bull S. A.
    Inventors: Pierre Bacot, Guy Magnaud, Jean-Jacques Pairault