Patents by Inventor Jean-Paul Nuez

Jean-Paul Nuez has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5089725
    Abstract: The base circuit comprises a self-referenced preamplifier (31) of the differential type connected between first and second supply voltages and a push-pull output buffer stage connected between second and third supply voltages. The push-pull output buffer stage comprises a pull-up transistor and a pull-down transistor connected in series with the circuit output node coupled therebetween. These transistors are driven by complementary and substantially simultaneous signals S and S supplied by the preamplifier. Both branches of the preamplifier are tied at a first output node (M). The first branch comprises a logic block performing the desired logic function of the base circuit that is connected through a load rsistor to the second supply voltage. The logic block consists of three parallel-connected input NPN transistors, whose emitters are coupled together at the first output node for NOR operation.
    Type: Grant
    Filed: October 26, 1990
    Date of Patent: February 18, 1992
    Assignee: IBM Corporation
    Inventors: Pierre Mollier, Jean-Paul Nuez, Pascal Tannhof
  • Patent number: 5010257
    Abstract: According to the present invention, a CMOS interface circuit (C2) similar to a latch made by two CMOS cross coupled inverters (INV1, INV2) is placed directly on the output node (14) of conventional BICMOS logic circuit (11) operating alone in a partial swing mode. This latch is made of four FETs P5, P6, N8, N9 cross-coupled in a conventional way with the feedback loop connected to said output node (14). The partial voltage swing (VBE to VH-VBE) naturally given by the output bipolar transistors (T1, T2) mounted in a push pull configuration is reinforced to full swing (GND to VH) by the latch at the end of each transition. The state of the output node if forced by the latch because of the high driving capability due to the presence of said output bipolar transistors (T1, T2). As a result, the improved BICMOS logic circuit (D2) has an output signal (S) that ranges within the desired full swing voltage at the output terminal (15).
    Type: Grant
    Filed: March 13, 1990
    Date of Patent: April 23, 1991
    Assignee: International Business Machines Corporation
    Inventors: Gerard Boudon, Pierre Mollier, Jean-Paul Nuez, Ieng Ong, Pascal Tannhof, Franck Wallart
  • Patent number: 4529896
    Abstract: A true/complement generator for generating the complement and true value of weighted address bits, preventing an address decoder from selecting several lines at the same time. It comprises two circuits (1) and (2), the first one providing the true value (.phi.), the second one providing the complement (.phi.) thereof. The means provided for preventing multiple selections from occurring, comprise in the first circuit, a transistor (T11-1) for delaying the rising edge of (.phi.) as long as it is maintained on by the level provided by resistors R11-1 and R10-2 from output .phi.. Transistor T11-2 in the second circuit prevents .phi. from going high as long as it is maintained on by the level provided by R10-1, R11-2 from .phi..
    Type: Grant
    Filed: December 9, 1982
    Date of Patent: July 16, 1985
    Assignee: International Business Machines Corporation
    Inventors: Michel Grandguillot, Pierre Mollier, Jean-Paul Nuez
  • Patent number: 4298401
    Abstract: An implanted resistor structure for semiconductor integrated circuit devices is formed by a double ion-implantation providing a high breakdown voltage resistor.
    Type: Grant
    Filed: November 19, 1979
    Date of Patent: November 3, 1981
    Assignee: International Business Machines Corp.
    Inventors: Jean-Paul Nuez, Gerard Lebesnerais
  • Patent number: 4263518
    Abstract: Arrangements are described for correcting the voltage coefficient of resistance (VCR) of resistors integral with a semiconductor body and, more particularly, for correcting the VCR of resistors implanted in a semi-conductor body. Resistors typically comprising a resistive region of a first conductivity type formed in an isolated layer of opposite conductivity type which isolated layer, in general, includes an epitaxial layer passivated by a dielectric layer. A metal layer is formed on the dielectric layer and covers, at least partially, the resistive layer. The metal layer is brought to a suitable potential to produce opposite variations in the resistance with respect to variations created by the epitaxial layer.
    Type: Grant
    Filed: June 7, 1979
    Date of Patent: April 21, 1981
    Assignee: International Business Machines Corporation
    Inventors: Daniel Ballatore, Francois Delaporte, Gerard Lebesnerais, Jean-Paul Nuez