Patents by Inventor Jeff J. Baxter

Jeff J. Baxter has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6675263
    Abstract: In general, the PBVT structure provides an effective method of filtering a stream of hardware generated prefetches by eliminating prefetch addresses that have proven to be inaccurate in the past. When compared to a design that uses a PFB of equal number of entries, the PBVT along with a small PFB provides virtually equivalent prefetch accuracy and miss rate reduction while using much less hardware area (97% less data storage space for a 1024-entry PFB case).
    Type: Grant
    Filed: August 27, 2002
    Date of Patent: January 6, 2004
    Assignee: Intel Corporation
    Inventors: James R. Anderson, Jeff J. Baxter, Ernest T. Lampe
  • Publication number: 20030018857
    Abstract: In general, the PBVT structure provides an effective method of filtering a stream of hardware generated prefetches by eliminating prefetch addresses that have proven to be inaccurate in the past. When compared to a design that uses a PFB of equal number of entries, the PBVT along with a small PFB provides virtually equivalent prefetch accuracy and miss rate reduction while using much less hardware area (97% less data storage space for a 1024-entry PFB case).
    Type: Application
    Filed: August 27, 2002
    Publication date: January 23, 2003
    Inventors: James R. Anderson, Jeff J. Baxter, Ernest T. Lampe
  • Patent number: 6480939
    Abstract: In general, the PBVT structure provides an effective method of filtering a stream of hardware generated prefetches by eliminating prefetch addresses that have proven to be inaccurate in the past. When compared to a design that uses a PFB of equal number of entries, the PBVT along with a small PFB provides virtually equivalent prefetch accuracy and miss rate reduction while using much less hardware area (97% less data storage space for a 1024-entry PFB case).
    Type: Grant
    Filed: December 29, 2000
    Date of Patent: November 12, 2002
    Assignee: Intel Corporation
    Inventors: James R. Anderson, Jeff J. Baxter, Ernest T. Lampe
  • Publication number: 20020129205
    Abstract: In general, the PBVT structure provides an effective method of filtering a stream of hardware generated prefetches by eliminating prefetch addresses that have proven to be inaccurate in the past. When compared to a design that uses a PFB of equal number of entries, the PBVT along with a small PFB provides virtually equivalent prefetch accuracy and miss rate reduction while using much less hardware area (97% less data storage space for a 1024-entry PFB case).
    Type: Application
    Filed: December 29, 2000
    Publication date: September 12, 2002
    Inventors: James R. Anderson, Jeff J. Baxter, Ernest T. Lampe
  • Patent number: 5944818
    Abstract: A system for accelerating instruction restart in a microprocessor. An instruction is fetched. The instruction is placed in a macro-instruction queue and sent to the decoder. The instruction is decoded in order to produce at least one micro-operation. The micro-operation is executed, and the microprocessor checks for instruction restart conditions. If an instruction restart condition is found, the instruction restart function is performed. The instruction restart function includes decoding the instruction stored in the macro-instruction queue and executing the corresponding micro-operations.
    Type: Grant
    Filed: June 28, 1996
    Date of Patent: August 31, 1999
    Assignee: Intel Corporation
    Inventors: Jeff J. Baxter, Mike J. Morrison, Anand B. Pai, Nazar A. Zaidi