Patents by Inventor Jeff Savage

Jeff Savage has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5878238
    Abstract: Method and apparatus for detecting the presence of a semi-compliant PCI device in a secondary expansion slot of a PC and instructing the user to reinsert the device into one of the primary slots are disclosed. In one embodiment, upon detection of a semi-compliant PCI device in a secondary slot, a video image instructing the user to reinsert the device into one of the primary slots is displayed on a display of the PC. Operation remains suspended until the device is relocated to a primary slot. In a presently preferred embodiment, a hardware enhancement to a PCI-to-PCI bridge connecting a primary PCI bus to a secondary BCI bus enables the device to operate flawlessly on the secondary PCI bus, such that the user remains unaware of the otherwise undesirable situation.
    Type: Grant
    Filed: August 7, 1997
    Date of Patent: March 2, 1999
    Assignee: Dell USA, L.P.
    Inventors: Doron Gan, Jeff Savage
  • Patent number: 5790814
    Abstract: Method and apparatus for detecting the presence of a semi-compliant PCI device in a secondary expansion slot of a PC and instructing the user to reinsert the device into one of the primary slots are disclosed. In one embodiment, upon detection of a semi-compliant PCI device in a secondary slot, a video image instructing the user to reinsert the device into one of the primary slots is displayed on a display of the PC. Operation remains suspended until the device is relocated to a primary slot. In a presently preferred embodiment, a hardware enhancement to a PCI-to-PCI bridge connecting a primary PCI bus to a secondary BCI bus enables the device to operate flawlessly on the secondary PCI bus, such that the user remains unaware of the otherwise undesirable situation.
    Type: Grant
    Filed: January 23, 1996
    Date of Patent: August 4, 1998
    Assignee: Dell U.S.A., L.P.
    Inventors: Doron Gan, Jeff Savage
  • Patent number: 5715465
    Abstract: A last power state apparatus including a power supply controller having a battery-backed memory bit for retaining the power state of an electronic device during a failure of a primary power source. The battery is preferably a lithium type battery and the power supply preferably provides a flea power signal when primary power is available to maintain the state of the memory bit even if the power supply is off. The controller asserts a power status signal to the power supply based on the state of the memory bit, so that the power supply remains off or powers up as appropriate when primary power is next available. A momentary power switch is used to manually turn on and off the power supply and the electronic device by toggling the memory bit. The electronic device, which is typically a computer system, provides signals to the power supply controller to turn off the device. Further, the computer can enable an interrupt to prevent the user from turning off the device until after vital functions are completed.
    Type: Grant
    Filed: November 22, 1995
    Date of Patent: February 3, 1998
    Assignee: Dell USA, L.P.
    Inventors: Jeff Savage, Alan E. Brown
  • Patent number: 5524208
    Abstract: A method and apparatus for performing cache snoop testing on personal computers using software to initiate DMA cycles. The computer system includes an extended capabilities parallel port (ECP), which includes a 16 bit first-in first-out buffer (FIFO) that can be accessed in a test mode where software can manually write and read the FIFO. This FIFO in the ECP parallel port is used according to the present invention to implement cache snoop testing diagnostics on personal computers. In the preferred embodiment, various hardware subsystems such as system memory, the ECP port, and the DMA controller are tested first to ensure that, if a failure occurs during cache testing, the system can differentiate between cache snoop failures and other subsystem failures. Cache snoop testing according to the present invention uses the capability provided by the ECP parallel port to generate DMA cycles which transfer data from the ECP FIFO buffer into the system memory via software.
    Type: Grant
    Filed: June 9, 1994
    Date of Patent: June 4, 1996
    Assignee: Dell USA, L.P.
    Inventors: Rick Finch, Jeff Savage
  • Patent number: D343201
    Type: Grant
    Filed: October 18, 1991
    Date of Patent: January 11, 1994
    Inventor: Jeff Savage