Patents by Inventor Jeffrey Alan Fredenburg

Jeffrey Alan Fredenburg has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11831318
    Abstract: A frequency multiplier system includes a first frequency multiplier circuit to generate a first signal having a first frequency. The first frequency multiplier circuit includes a first post-divider circuit to divide the first frequency of the first signal to a first output frequency within a bounded first range of frequencies, and a first programmable frequency transition controller to control a transitioning frequency relationship between the first signal having the first frequency and a target signal having a desired target frequency. The system includes a second frequency multiplier circuit to generate a second signal having a second frequency.
    Type: Grant
    Filed: November 17, 2022
    Date of Patent: November 28, 2023
    Assignee: Movellus Circuits Inc.
    Inventors: Scott Howe, Xiao Wu, Jeffrey Alan Fredenburg
  • Patent number: 11374578
    Abstract: A phase detection circuit includes a first phase detection path having a first input to receive a first signal, and a second input to receive a second signal. Asynchronous transition detection circuitry detects an early/late relationship between the first signal and the second signal when at least one of the first signal and the second signal transitions from a first state to a second state. Output circuitry generates a control signal with a value based on the early/late relationship.
    Type: Grant
    Filed: November 6, 2020
    Date of Patent: June 28, 2022
    Assignee: Movellus Circuits Inc.
    Inventors: Chun-Ju Chou, Yuxiang Mu, Jeffrey Alan Fredenburg
  • Publication number: 20220200604
    Abstract: A semiconductor package includes source clock circuitry to generate a source clock signal. Reference clock circuitry generates a reference clock signal. A first timing circuit includes a first source clock input to receive the source clock signal. First fan-out circuitry distributes the received source clock signal as a first distributed clock signal to a first set of clocked devices. A first delay circuit delays the received source clock signal by a first delay value based on a first phase difference between the first distributed clock signal and the reference clock signal.
    Type: Application
    Filed: December 15, 2021
    Publication date: June 23, 2022
    Inventors: Jeffrey Alan Fredenburg, Mohammad Faisal, David Moore, Yu Huang
  • Publication number: 20220200611
    Abstract: An integrated circuit (IC) chip including clock generation circuitry to generate a clock signal. Clock interface circuitry is coupled to the clock generation circuitry and includes multiple transmit pins that are distributed across a mounting surface of the IC chip. Each of the multiple transmit pins is configured to transmit a respective version of the clock signal to one or more off-chip devices. Multiple receiver pins are distributed across the mounting surface of the IC chip and correspond to the multiple transmit pins. Each of the multiple receiver pins is configured to receive respective arrival clock signals from the one or more off-chip devices. Delay compensation circuitry is coupled to the clock interface circuitry and includes multiple delay circuits. Each delay circuit is configured to delay a given clock signal fed to a given transmit pin by a given delay value to establish global timing alignment of the arrival clock signals at the one or more external devices.
    Type: Application
    Filed: December 15, 2021
    Publication date: June 23, 2022
    Inventors: Mohammad Faisal, Jeffrey Alan Fredenburg
  • Publication number: 20220149848
    Abstract: A phase detection circuit includes a first phase detection path having a first input to receive a first signal, and a second input to receive a second signal. Asynchronous transition detection circuitry detects an early/late relationship between the first signal and the second signal when at least one of the first signal and the second signal transitions from a first state to a second state. Output circuitry generates a control signal with a value based on the early/late relationship.
    Type: Application
    Filed: November 6, 2020
    Publication date: May 12, 2022
    Inventors: Chun-Ju Chou, Yuxiang Mu, Jeffrey Alan Fredenburg
  • Patent number: 11165432
    Abstract: A delay circuit includes a delay line including at least a first group of delay elements. The delay line is responsive to a first digital delay code to delay an input signal by a first delay value, and responsive to a change from the first digital delay code to a second digital delay code to delay the input signal by a second delay value. Control circuitry generates the first and second digital delay codes. Glitch monitoring circuitry couples to the control circuitry to conditionally gate the change from the first digital delay code to the second digital delay code based on a prediction of a glitch condition.
    Type: Grant
    Filed: November 6, 2020
    Date of Patent: November 2, 2021
    Assignee: Movellus Circuits, Inc.
    Inventors: Chun-Ju Chou, Yuxiang Mu, Jeffrey Alan Fredenburg
  • Patent number: 11128308
    Abstract: A charge sharing circuit includes a charge source having an accumulated first charge and a charge load having an accumulated second charge, where during a charge sharing interval the second charge is less than the first charge. A charge sharing regulator selectively couples between the charge source and the charge load along a charge sharing path. The charge sharing regulator regulates transfer of a shared amount of charge from the charge source to the charge load during the charge sharing interval.
    Type: Grant
    Filed: May 15, 2020
    Date of Patent: September 21, 2021
    Assignee: Movellus Circuits, Inc.
    Inventors: Jeffrey Alan Fredenburg, Yuxiang Mu, Noman Hai
  • Publication number: 20210258015
    Abstract: A charge sharing circuit includes a charge source having an accumulated first charge and a charge load having an accumulated second charge, where during a charge sharing interval the second charge is less than the first charge. A charge sharing regulator selectively couples between the charge source and the charge load along a charge sharing path. The charge sharing regulator regulates transfer of a shared amount of charge from the charge source to the charge load during the charge sharing interval.
    Type: Application
    Filed: May 15, 2020
    Publication date: August 19, 2021
    Inventors: Jeffrey Alan Fredenburg, Yuxiang Mu, Noman Hai
  • Patent number: 10972115
    Abstract: A method of operation in an analog-to-digital converter (ADC) includes performing a calibration operation. The calibration operation includes sampling an input analog reference voltage. A sequence of charge sharing transfers is then performed with a charge sharing regulator to transfer an actual amount of charge between a charge source and a charge load based on the input analog reference voltage. The transferred actual amount of charge is compared to a reference charge value corresponding to the reference voltage. A control input to the charge sharing regulator is adjusted to correspondingly adjust charge sharing of a subsequent amount of charge based on the comparing.
    Type: Grant
    Filed: May 15, 2020
    Date of Patent: April 6, 2021
    Assignee: Movellus Circuits, Inc.
    Inventors: Jeffrey Alan Fredenburg, Yuxiang Mu, Noman Hai
  • Patent number: 10972119
    Abstract: An analog-to-digital converter (ADC) including input circuitry to receive an input analog signal having an analog signal level. Sampling circuitry couples to the input circuitry and includes first and second capacitor circuits to sample the received input analog signal. The first and second capacitor circuits exhibit a relative charge imbalance as a result of the sampling that corresponds to the analog signal level. Regulated charge sharing circuitry regulates charge sharing transfers during multiple charge sharing transfer sequences with the first and second capacitor circuits. A digital output generates multiple bit values based on the charge sharing transfer sequences.
    Type: Grant
    Filed: May 15, 2020
    Date of Patent: April 6, 2021
    Assignee: Movellus Circuits, Inc.
    Inventors: Jeffrey Alan Fredenburg, Yuxiang Mu, Noman Hai
  • Patent number: 10972106
    Abstract: A delay balancing circuit includes a phase detection circuit, a controller, and a delay circuit. The phase detection circuit receives a reference clock signal having a first frequency, and a feedback clock signal derived from an output clock signal. Detection circuitry detects a phase relationship between the reference clock signal and the feedback clock signal. The phase detection circuit generates a detection signal based on the detected phase relationship. The controller operates to sample the detection signal and to generate and pass an update signal to a delay line to update a delay based on the sampled value. The delay circuit receives a third clock signal and applies a delay, based on the update signal, to the third clock signal to generate the output clock signal.
    Type: Grant
    Filed: November 6, 2020
    Date of Patent: April 6, 2021
    Assignee: Movellus Circuits, Inc.
    Inventors: Chun-Ju Chou, Yuxiang Mu, Jeffrey Alan Fredenburg
  • Patent number: 10158365
    Abstract: A reconfigurable frequency and delay generator is disclosed, and a representative embodiment may include a phase sampler and plurality of configurable oscillator stages, each configurable oscillator stage of the plurality of configurable oscillator stages comprising: a plurality of core inverters coupled in series, a last core inverter of the plurality of core inverters generating an output signal having a configurable output frequency; and a plurality of delay control circuits, each delay control circuit of the plurality of delay control circuits coupled to an output of a corresponding core inverter of the plurality of core inverters.
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: December 18, 2018
    Assignee: Movellus Circuits, Inc.
    Inventors: Muhammad Faisal, Jeffrey Alan Fredenburg
  • Publication number: 20180034468
    Abstract: A reconfigurable frequency and delay generator is disclosed, and a representative embodiment may include a phase sampler and plurality of configurable oscillator stages, each configurable oscillator stage of the plurality of configurable oscillator stages comprising: a plurality of core inverters coupled in series, a last core inverter of the plurality of core inverters generating an output signal having a configurable output frequency; and a plurality of delay control circuits, each delay control circuit of the plurality of delay control circuits coupled to an output of a corresponding core inverter of the plurality of core inverters.
    Type: Application
    Filed: July 29, 2016
    Publication date: February 1, 2018
    Inventors: Muhammad Faisal, Jeffrey Alan Fredenburg
  • Patent number: 9762249
    Abstract: A reconfigurable, digital phase-locked loop integrated circuit is disclosed which is coupleable to a reference frequency generator. A representative embodiment may include a memory storing a plurality of configuration parameters, at least one configuration parameter of specifying an output frequency; a reconfigurable frequency and delay generator configurable and reconfigurable in response to the configuration parameters to generate an output signal having the output frequency; and a digital controller adapted to access the memory and retrieve the plurality of configuration parameters, and to generate a plurality of control signals to the reconfigurable frequency and delay generator both to generate the output signal having the output frequency in response to the plurality of configuration parameters, and to match a phase of the output signal to an input signal phase.
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: September 12, 2017
    Assignee: Movellus Circuits, Inc.
    Inventors: Muhammad Faisal, Jeffrey Alan Fredenburg, David Michael Moore
  • Patent number: 9705516
    Abstract: A reconfigurable phase-locked loop integrated circuit is disclosed which is coupleable to an inductor, and may include: a memory storing a plurality of configuration parameters; a plurality of capacitive tuning circuits coupleable to the inductor to form an LC oscillator circuit to generate a first output signal having a first output frequency; a reconfigurable frequency and delay generator configurable as a ring oscillator or as a delay line circuit, and to generate a second output signal having a second output frequency; and a first digital controller to generate a first control signals to the reconfigurable frequency and delay generator to generate the second output signal having the second output frequency when the reconfigurable frequency and delay generator is configured as the ring oscillator; and to generate a second plurality of control signals to the plurality of capacitive tuning circuits to generate the first output signal having the first output frequency when the reconfigurable frequency and del
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: July 11, 2017
    Assignee: Movellus Circuits, Inc.
    Inventors: Jeffrey Alan Fredenburg, Muhammad Faisal, David Michael Moore
  • Patent number: 9698798
    Abstract: A digital control loop circuit is disclosed which is coupleable to an oscillator to form a configurable, digital phase-locked loop to generate an output signal having a configurable or selectable output frequency. A representative embodiment of the digital control loop circuit may include a memory storing a plurality of configuration parameters, at least one configuration parameter specifying the output frequency; and a digital controller coupleable to receive an input signal from a reference frequency generator having a reference frequency, the digital controller adapted to access the memory and retrieve the plurality of configuration parameters, and to generate a plurality of control signals to the oscillator both to generate the output signal having the output frequency in response to the plurality of configuration parameters, and to match a phase of the output signal to an input signal phase.
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: July 4, 2017
    Assignee: Movellus Circuits, Inc.
    Inventors: Jeffrey Alan Fredenburg, David Michael Moore
  • Patent number: 9680480
    Abstract: A reconfigurable digital phase-locked loop integrated circuit is disclosed which is coupleable to a reference frequency generator to generate an input signal having a reference frequency. A representative embodiment of the reconfigurable digital phase-locked loop integrated circuit may include a first digital phase-locked loop circuit configured to generate a first signal having a first frequency which is an integer multiple of the reference frequency; and a second digital phase-locked loop circuit coupled to the first digital phase-locked loop, the second digital phase-locked loop configured to generate a second, output signal having a second output frequency in response to a plurality of configuration parameters, the second frequency having a configurable fractional offset from the integer multiple of the reference frequency, and to match a phase of the second output signal with a first signal phase.
    Type: Grant
    Filed: July 29, 2016
    Date of Patent: June 13, 2017
    Assignee: Movellus Circuits, Inc.
    Inventors: Jeffrey Alan Fredenburg, Muhammad Faisal, David Michael Moore