Patents by Inventor Jeffrey Krieger

Jeffrey Krieger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210153351
    Abstract: Connectors with a hybrid pitch are described. In one example, a connector to couple a card or module to a motherboard includes connector housing and a plurality of pins. The plurality of pins include alternating signal and ground pins. Each of the plurality of pins includes a card or module-facing end to couple with the card or module and a lead to couple with a through hole in the motherboard. A first pitch between leads of a pin and a first adjacent pin is different than a second pitch between leads of the pin and a second adjacent pin.
    Type: Application
    Filed: December 18, 2020
    Publication date: May 20, 2021
    Inventors: Xiang LI, George VERGIS, Jeffrey KRIEGER
  • Patent number: 9876491
    Abstract: Described herein are apparatus, method, and system for re-synthesizing a clock signal. The apparatus comprises: a first logic unit to detect a rising edge of an input clock signal and for generating a rising edge of an output clock signal based on the detected rising edge of the input clock signal, the input clock signal having a non-50% duty cycle and a first period; and a second logic unit to compute a falling edge of the output clock signal according to the detected rising edge of the input clock signal, the falling edge of the output clock signal being near half of the first period.
    Type: Grant
    Filed: October 30, 2015
    Date of Patent: January 23, 2018
    Assignee: INTEL CORPORATION
    Inventors: Mark Neidengard, Vaughn Grossnickle, Nasser Kurd, Jeffrey Krieger
  • Publication number: 20160344379
    Abstract: Described herein are apparatus, method, and system for re-synthesizing a clock signal. The apparatus comprises: a first logic unit to detect a rising edge of an input clock signal and for generating a rising edge of an output clock signal based on the detected rising edge of the input clock signal, the input clock signal having a non-50% duty cycle and a first period; and a second logic unit to compute a falling edge of the output clock signal according to the detected rising edge of the input clock signal, the falling edge of the output clock signal being near half of the first period.
    Type: Application
    Filed: October 30, 2015
    Publication date: November 24, 2016
    Inventors: Mark NEIDENGARD, Vaughn GROSSNICKLE, Nasser KURD, Jeffrey KRIEGER
  • Publication number: 20160056807
    Abstract: Described herein are apparatus, method, and system for re-synthesizing a clock signal. The apparatus comprises: a first logic unit to detect a rising edge of an input clock signal and for generating a rising edge of an output clock signal based on the detected rising edge of the input clock signal, the input clock signal having a non-50% duty cycle and a first period; and a second logic unit to compute a falling edge of the output clock signal according to the detected rising edge of the input clock signal, the falling edge of the output clock signal being near half of the first period.
    Type: Application
    Filed: October 30, 2015
    Publication date: February 25, 2016
    Inventors: Mark NEIDENGARD, Vaughn GROSSNICKLE, Nasser KURD, Jeffrey KRIEGER
  • Patent number: 9190991
    Abstract: Described herein are apparatus, method, and system for re-synthesizing a clock signal. The apparatus comprises: a first logic unit to detect a rising edge of an input clock signal and for generating a rising edge of an output clock signal based on the detected rising edge of the input clock signal, the input clock signal having a non-50% duty cycle and a first period; and a second logic unit to compute a falling edge of the output clock signal according to the detected rising edge of the input clock signal, the falling edge of the output clock signal being near half of the first period.
    Type: Grant
    Filed: December 15, 2011
    Date of Patent: November 17, 2015
    Assignee: Intel Corporation
    Inventors: Mark Neidengard, Vaughn Grossnickle, Nasser Kurd, Jeffrey Krieger
  • Publication number: 20140218088
    Abstract: Described herein are apparatus, method, and system for re-synthesizing a clock signal. The apparatus comprises: a first logic unit to detect a rising edge of an input clock signal and for generating a rising edge of an output clock signal based on the detected rising edge of the input clock signal, the input clock signal having a non-50% duty cycle and a first period; and a second logic unit to compute a falling edge of the output clock signal according to the detected rising edge of the input clock signal, the falling edge of the output clock signal being near half of the first period.
    Type: Application
    Filed: December 15, 2011
    Publication date: August 7, 2014
    Inventors: Mark Neidengaed, Vaughn Grossnickle, Nasser Kurd, Jeffrey Krieger
  • Publication number: 20080034854
    Abstract: A torque converter may be inspected and verified using non-destructive testing methods so that the torque converter may be reused in a remanufacturing operation. The methods will permit a torque converter to be verified without needing to cut open the torque converter's housing to perform a close visual inspection. Rather, the methods make non-destructive inspection and verification possible.
    Type: Application
    Filed: May 25, 2007
    Publication date: February 14, 2008
    Inventors: Jeffrey Krieger, Keith Grondines, Eric Hopkins, Keith Kreider, James Corn
  • Publication number: 20060294279
    Abstract: In one embodiment, an apparatus to enable Peripheral Component Interconnect Express (PCIe) connector multiplexing is presented. The apparatus comprises a continuity module to insert into a first PCIe connector slot and to route a first set of data lanes coupled to the first PCIe connector slot to a second set of data lanes coupled to both of the first PCIe connector slot and a second PCIe connector slot. Other embodiments are also described.
    Type: Application
    Filed: June 28, 2005
    Publication date: December 28, 2006
    Inventors: Kenneth McKee, Jeffrey Krieger
  • Publication number: 20060292739
    Abstract: A microelectronic circuit structure containing interleaved copies of a first circuit pattern and a second circuit pattern, each circuit pattern containing a transmitter and a receiver, where transmitters and receivers of the two circuit patterns are positioned so that the two transmitters are adjacent or so that the two receivers are adjacent. Other structures and methods are also described and claimed.
    Type: Application
    Filed: June 28, 2005
    Publication date: December 28, 2006
    Inventors: Cliff Lee, Scott Gardiner, Jeffrey Krieger, Jen-Tai Hsu, Fei Deng
  • Publication number: 20050274036
    Abstract: A mechanized vent for a dishwasher employs a vent plate moving about a hinge axis as driven by a cam mechanism at a surface of the vent plate removed from the hinge axis.
    Type: Application
    Filed: June 14, 2005
    Publication date: December 15, 2005
    Inventors: Michael Osvatic, Michael Hintz, Joel Bragg, Jeffrey Krieger, Mark Rodaer