Patents by Inventor Jeffrey Pearse

Jeffrey Pearse has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040070029
    Abstract: A method of providing a Transient Voltage Suppression (TVS) device is described utilizing a Metal Oxide Semiconductor (MOS) structure and an Insulated Gate Bipolar Transistor (IGBT) structure. The MOS based TVS devices offer reduced leakage current with reduced clamp voltages between 0.5 and 5 volts. Trench MOS based TVS device (72) provides an enhanced gain operation, while device (88) provides a top side drain contact. The high gain MOS based TVS devices provide increased control over clamp voltage variation.
    Type: Application
    Filed: July 15, 2003
    Publication date: April 15, 2004
    Inventors: Francine Y. Robb, Jeffrey Pearse, David M. Heminger, Stephen P. Robb
  • Publication number: 20030228848
    Abstract: A filter circuit (10) is formed on a semiconductor substrate (11) formed with a trench (40) that is lined with a dielectric layer (38). A conductive material (37) is disposed in the trench and coupled to a node (62) to provide a capacitance that modifies a frequency response of an input signal (VIN) to produce a filtered signal (VOUT). An electrostatic discharge device includes an inductor (74) coupled to back to back diodes (17, 18) formed in the substrate to avalanche when a voltage on the node reaches a predetermined magnitude.
    Type: Application
    Filed: June 11, 2002
    Publication date: December 11, 2003
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Rene Escoffier, Evgueniy Stefanov, Jeffrey Pearse, Francine Y. Robb, Peter J. Zdebel
  • Publication number: 20030205762
    Abstract: A method of providing a Transient Voltage Suppression (TVS) device is described utilizing a Metal Oxide Semiconductor (MOS) structure and an Insulated Gate Bipolar Transistor (IGBT) structure. The MOS based TVS devices offer reduced leakage current with reduced clamp voltages between 0.5 and 5 volts. Trench MOS based TVS device (72) provides an enhanced gain operation, while device (88) provides a top side drain contact. The high gain MOS based TVS devices provide increased control over clamp voltage variation.
    Type: Application
    Filed: April 4, 2003
    Publication date: November 6, 2003
    Inventors: Francine Y. Robb, Jeffrey Pearse, David M. Heminger, Stephen P. Robb
  • Patent number: 6633063
    Abstract: A method of providing a Transient Voltage Suppression (TVS) device is described utilizing a Metal Oxide Semiconductor (MOS) structure and an Insulated Gate Bipolar Transistor (IGBT) structure. The MOS based TVS devices offer reduced leakage current with reduced clamp voltages between 0.5 and 5 volts. Trench MOS based TVS device (72) provides an enhanced gain operation, while device (88) provides a top side drain contact. The high gain MOS based TVS devices provide increased control over clamp voltage variation.
    Type: Grant
    Filed: May 4, 2001
    Date of Patent: October 14, 2003
    Assignee: Semiconductor Components Industries LLC
    Inventors: Francine Y. Robb, Jeffrey Pearse, David M. Heminger, Stephen P. Robb
  • Patent number: 6515345
    Abstract: A semiconductor component includes a semiconductor layer (210) and at least one diode (220) in the semiconductor layer. The semiconductor component also includes an electrically insulative layer (230) over the semiconductor layer and the diode. The semiconductor component further includes at least one more diode (240, 250, 280, 290, 440, 450) over the electrically insulative layer, the semiconductor layer, and the diode in the semiconductor layer.
    Type: Grant
    Filed: February 21, 2001
    Date of Patent: February 4, 2003
    Assignee: Semiconductor Components Industries LLC
    Inventors: Francine Y. Robb, Jeffrey Pearse
  • Publication number: 20020163021
    Abstract: A method of providing a Transient Voltage Suppression (TVS) device is described utilizing a Metal Oxide Semiconductor (MOS) structure and an Insulated Gate Bipolar Transistor (IGBT) structure. The MOS based TVS devices offer reduced leakage current with reduced clamp voltages between 0.5 and 5 volts. Trench MOS based TVS device (72) provides an enhanced gain operation, while device (88) provides a top side drain contact. The high gain MOS based TVS devices provide increased control over clamp voltage variation.
    Type: Application
    Filed: May 4, 2001
    Publication date: November 7, 2002
    Applicant: Semiconductor Components Industries LLC
    Inventors: Francine Y. Robb, Jeffrey Pearse, David M. Heminger, Stephen P. Robb
  • Publication number: 20020121663
    Abstract: A semiconductor device (20) has a substrate (61) having a first surface (42) with a <110> crystal orientation and formed with a trench (50). A conduction path (72) is formed along a first surface (51) of the trench to provide a channel current (ID) in response to a control signal (VGATE).
    Type: Application
    Filed: March 5, 2001
    Publication date: September 5, 2002
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Misbahul Azam, Maureen Grimaldi, Jeffrey Pearse
  • Publication number: 20020113293
    Abstract: A semiconductor component includes a semiconductor layer (210) and at least one diode (220) in the semiconductor layer. The semiconductor component also includes an electrically insulative layer (230) over the semiconductor layer and the diode. The semiconductor component further includes at least one more diode (240, 250, 280, 290, 440, 450) over the electrically insulative layer, the semiconductor layer, and the diode in the semiconductor layer.
    Type: Application
    Filed: February 21, 2001
    Publication date: August 22, 2002
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Francine Y. Robb, Jeffrey Pearse
  • Publication number: 20020096709
    Abstract: A semiconductor switching device (10) is formed on a semiconductor substrate (12) having a trench (44) formed on one of its surfaces (42). A control electrode (32) activates a wall of the trench to form a conduction channel (36). A first conduction electrode (40) is disposed on the semiconductor substrate to have a first doped region (34) for receiving a current and a second doped region (24) for routing the current to the conduction channel.
    Type: Application
    Filed: January 23, 2001
    Publication date: July 25, 2002
    Applicant: Semiconductor Components Industries, LLC
    Inventors: Yujing Wu, Jeffrey Pearse
  • Patent number: 6392266
    Abstract: A method is provided for suppressing a transient signal (VTR) using a single semiconductor die (130). The method comprises the step of loading the transient signal with first and second junctions (110, 112) formed adjacent to a first doped region (140) of the semiconductor die. The first junction breaks down to generate a current while the second junction forward biases to route the current across an undepleted portion (161) of the first doped region and through the second junction.
    Type: Grant
    Filed: January 25, 2001
    Date of Patent: May 21, 2002
    Assignee: Semiconductor Components Industries LLC
    Inventors: Francine Y. Robb, William E. Gandy, Jr., Alfredo Ochoa, Jeffrey Pearse
  • Patent number: 6373100
    Abstract: A vertically diffused FET (10) is fabricated on a semiconductor die (11) that includes an N+ substrate (12) and an N− epitaxial layer (14). The FET (10) has a source region (36) and a channel region (38) near a front surface (15) of the epitaxial layer (14), and a drain region in the substrate (12). A trench (22) extends through the epitaxial layer (14) to the substrate (12). A conductive layer (24) fills the trench (22), thereby forming a conductive plug (25) electrically coupled to the substrate (12). The conductive plug (25) forms a top side drain electrode of the FET (10).
    Type: Grant
    Filed: March 4, 1998
    Date of Patent: April 16, 2002
    Assignee: Semiconductor Components Industries LLC
    Inventors: Irenee M. Pages, Quang X. Nguyen, Cynthia Trigas, Edouard de Frésart, Hak-Yam Tsoi, Rainer Thoma, Jeffrey Pearse
  • Patent number: 5897343
    Abstract: A trench power switching transistor (10) is fabricated having sub-micron features on a body layer (26) without using sub-micron lithography. An opening in a field oxide layer (28) defines an area for implanting a source region (30) in the body layer (26) that is self-aligned to a first edge (28A) and a second edge (28B) of the field oxide layer (28). Sidewall spacers (32) are formed in accordance with the first and second edges (28A and 28B) of the field oxide layer (28). A trench is aligned to the sidewall spacers (32) and formed centered within the source region (30). An implant layer (42) formed between sections of the power switching transistor (10) is aligned to the sidewall spacers (32) at the first and second edges (28A and 28B).
    Type: Grant
    Filed: March 30, 1998
    Date of Patent: April 27, 1999
    Assignee: Motorola, Inc.
    Inventors: Leo Mathew, Keith G. Kamekona, Huy Trong Tran, Prasad Venkatraman, Jeffrey Pearse, Bich-Yen Nguyen
  • Patent number: 5814545
    Abstract: Portions of a semiconductor device (10,30) are formed from a dielectric layer (16,38,46) which is deposited using a plasma enhanced chemical vapor deposition (PECVD) process which adds trimethylphosphite as a dopant source during the deposition. A first embodiment forms sidewall spacers (17) adjacent to a gate structure (14) and forms doped regions (19) under the sidewall spacers (17) by annealing the dielectric layer (16) and driving phosphorus into a substrate (11). A second embodiment uses the trimethylphosphite doped film as an interlevel dielectric layer (38) which can be planarized to provide a flat surface for the formation of metal interconnect lines. A third embodiment of the present invention uses the trimethylphosphite doped film as a passivation layer (46) which is deposited in a single step process and has a phosphorus concentration to getter mobile ions.
    Type: Grant
    Filed: March 4, 1997
    Date of Patent: September 29, 1998
    Assignee: Motorola, Inc.
    Inventors: Kenneth M. Seddon, Gregory W. Grynkewich, Vida Ilderem, Heidi L. Denton, Jeffrey Pearse
  • Patent number: 5424245
    Abstract: An integrated circuit substrate (26) is formed with active circuit elements (24, 32) on first and second surfaces of the substrate. The active circuit elements are interconnected with though-substrate vias (28) to minimize signal routing and reduce propagation delay. The through-substrate vias may be formed with a plurality of holes (52) through the IC substrate. A dielectric layer (54) is deposited on the surface of the IC substrate and through the holes. A conductive layer (56) is deposited through the holes to form the through-substrate vias. The dielectric layer is removed from the surface of the IC substrate to leave the through-substrate vias isolated from the IC substrate by the dielectric layer. A second substrate (26) is formed as described and the two substrates are joined as a two-sided chip (21) with active circuit elements on both sides interconnected by through-substrate vias.
    Type: Grant
    Filed: January 4, 1994
    Date of Patent: June 13, 1995
    Assignee: Motorola, Inc.
    Inventors: Richard W. Gurtler, Jeffrey Pearse, Syd R. Wilson