Patents by Inventor Jega A. Arulpragasam

Jega A. Arulpragasam has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4392200
    Abstract: A multiprocessor data processing system, the processors (30) and input/output devices (32) of which share a common control unit (CCU 10) that includes a write-through cache memory (20), a memory management circuit (22) and an address translation circuit (24). The data processing system further includes random access memory (28) and a secondary storage facility (40, 42, 68, 70). The processors (30) and the input/output devices (32) use the memory management circuit (22), the address translation circuit (24) and the cache memory (20) in an ordered pipelined sequence. When a read command "misses" the cache memory (20), the CCU accesses the memory modules (28) for allocating its cache memory (20) and for returning read data to the processors (30) or input/output devices (32).
    Type: Grant
    Filed: February 27, 1981
    Date of Patent: July 5, 1983
    Assignee: Digital Equipment Corporation
    Inventors: Jega A. Arulpragasam, Robert A. Giggi, Richard F. Lary, Daniel T. Sullivan
  • Patent number: 4345309
    Abstract: A cached multiprocessor system operates in an ordered pipeline timing sequence in which the time slot for use of the cache is made long enough to permit only one cache access. Further, the time slot for data transfers to and from the processors succeeds the time slot for accessing the cache. The sequence is optimized for transactions that require only one cache access, e.g., read operations that hit the cache. Transactions that require two cache accesses must complete the second cache access during a later available pipeline sequence. A processor indexed random access memory specifies when any given processor has a write operation outstanding for a location in the cache. This prevents the processor from reading the location before the write operation is completed.
    Type: Grant
    Filed: January 28, 1980
    Date of Patent: August 17, 1982
    Assignee: Digital Equipment Corporation
    Inventors: Jega A. Arulpragasam, Robert A. Giggi, Richard F. Lary, Daniel T. Sullivan