Patents by Inventor Jens Sundermann

Jens Sundermann has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8645775
    Abstract: A repetitive bit value pattern associated to a predetermined bit position of a sequence of data words, the data words having two or more bits in a bit order, a bit position describing a position within the bit order being indicative of a value represented by the bit at the bit position, can be determined from program loop information, the program loop information having a program expression for determining an updated data word of the sequence of data words. Using the predetermined bit position, a sequence length value associated to the predetermined bit position is determined. The program expression is evaluated for a number of loop iterations indicated by the sequence length value, to obtain updated bit values associated to the predetermined bit position. The repetitive bit value pattern is determined using the updated bit values of the number of loop iterations.
    Type: Grant
    Filed: May 21, 2008
    Date of Patent: February 4, 2014
    Assignee: Advantest (Singapore) Pte Ltd
    Inventors: Jens Dressler, Jens Sundermann
  • Publication number: 20110145654
    Abstract: A repetitive bit value pattern associated to a predetermined bit position of a sequence of data words, the data words having two or more bits in a bit order, a bit position describing a position within the bit order being indicative of a value represented by the bit at the bit position, can be determined from program loop information, the program loop information having a program expression for determining an updated data word of the sequence of data words. Using the predetermined bit position, a sequence length value associated to the predetermined bit position is determined. The program expression is evaluated for a number of loop iterations indicated by the sequence length value, to obtain updated bit values associated to the predetermined bit position. The repetitive bit value pattern is determined using the updated bit values of the number of loop iterations.
    Type: Application
    Filed: May 21, 2008
    Publication date: June 16, 2011
    Applicant: VERIGY (SINGAPORE) PTE. LTD.
    Inventors: Jens Dressler, Jens Sundermann
  • Patent number: 5899961
    Abstract: This invention relates to electronic circuit testing and more particularly to an apparatus utilizing data compression techniques. An electronic circuit or board tester according to the invention includes one tester circuit with the combination of a sequencer and a vector-sequencer-memory per pin. A data-sequence, such as a loop to address the memory cells of an electronic memory one after the other in a predetermined chronological order, is applied to a pin of a device under test and is compressed in order to save memory space.
    Type: Grant
    Filed: March 4, 1997
    Date of Patent: May 4, 1999
    Assignee: Hewlett-Packard Company
    Inventor: Jens Sundermann