Patents by Inventor Jeong-wook Han

Jeong-wook Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12064837
    Abstract: This application relates to a method of manufacturing a knife using a multilayer material. In one aspect, the method includes preparing a multilayer material for manufacturing a knife, and heating and then forging the multilayer material to form a knife-shaped structure including a blade part and a handle part. The method also includes grinding the blade part to form a sharpened knife-edge and applying mud, including kaolin and white clay, to an entire surface of the knife-shaped structure and removing the mud applied to the blade part. The method further includes heating the knife-shaped structure applied with the mud, and quenching the heated knife-shaped structure through oil-cooling. The method further includes etching a surface of the quenched knife-shaped structure to form a pattern on the surface and grinding the surface-etched knife-shaped structure to form a knife having a final shape.
    Type: Grant
    Filed: November 30, 2020
    Date of Patent: August 20, 2024
    Assignee: Kongju National University Industry—University Cooperation Foundation
    Inventors: Nam Chul Cho, Jeong Wook Han, Sung Mo Cho
  • Publication number: 20210094132
    Abstract: This application relates to a method of manufacturing a knife using a multilayer material. In one aspect, the method includes preparing a multilayer material for manufacturing a knife, and heating and then forging the multilayer material to form a knife-shaped structure including a blade part and a handle part. The method also includes grinding the blade part to form a sharpened knife-edge and applying mud, including kaolin and white clay, to an entire surface of the knife-shaped structure and removing the mud applied to the blade part. The method further includes heating the knife-shaped structure applied with the mud, and quenching the heated knife-shaped structure through oil-cooling. The method further includes etching a surface of the quenched knife-shaped structure to form a pattern on the surface and grinding the surface-etched knife-shaped structure to form a knife having a final shape.
    Type: Application
    Filed: November 30, 2020
    Publication date: April 1, 2021
    Inventors: Nam Chul Cho, Jeong Wook Han, Sung Mo Cho
  • Patent number: 7588983
    Abstract: Provided are an EEPROM cell, an EEPROM device, and methods of manufacturing the EEPROM cell and the EEPROM device. The EEPROM cell is formed on a substrate including a first region and a second region. A first EEPROM device having a first select transistor and a first memory transistor is disposed in the first region, while a second EEPROM device having a second select transistor and a second memory transistor is disposed in the second region. In the first region, a first drain region and a second floating region are formed apart from each other. In the second region, a second drain region and a second floating region are formed apart from each other. A first impurity region, a second impurity region, and a third impurity region are disposed in a common source region between the first and second regions of the substrate. The first and third impurity regions form a DDD structure, and the first and second impurity region form an LDD structure.
    Type: Grant
    Filed: February 4, 2008
    Date of Patent: September 15, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Weon-ho Park, Byoung-ho Kim, Hyun-khe Yoon, Seung-beom Yoon, Sung-chul Park, Ju-ri Kim, Kwang-Tae Kim, Jeong-wook Han
  • Publication number: 20080132014
    Abstract: Provided are an EEPROM cell, an EEPROM device, and methods of manufacturing the EEPROM cell and the EEPROM device. The EEPROM cell is formed on a substrate including a first region and a second region. A first EEPROM device having a first select transistor and a first memory transistor is disposed in the first region, while a second EEPROM device having a second select transistor and a second memory transistor is disposed in the second region. In the first region, a first drain region and a second floating region are formed apart from each other. In the second region, a second drain region and a second floating region are formed apart from each other. A first impurity region, a second impurity region, and a third impurity region are disposed in a common source region between the first and second regions of the substrate. The first and third impurity regions form a DDD structure, and the first and second impurity region form an LDD structure.
    Type: Application
    Filed: February 4, 2008
    Publication date: June 5, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Weon-ho Park, Byoung-ho Kim, Hyun-khe Yoo, Seung-beom Yoon, Sung-chul Park, Ju-ri Kim, Kwang-tae Kim, Jeong-wook Han
  • Patent number: 7352026
    Abstract: Provided are an EEPROM cell, an EEPROM device, and methods of manufacturing the EEPROM cell and the EEPROM device. The EEPROM cell is formed on a substrate including a first region and a second region. A first EEPROM device having a first select transistor and a first memory transistor is disposed in the first region, while a second EEPROM device having a second select transistor and a second memory transistor is disposed in the second region. In the first region, a first drain region and a second floating region are formed apart from each other. In the second region, a second drain region and a second floating region are formed apart from each other. A first impurity region, a second impurity region, and a third impurity region are disposed in a common source region between the first and second regions of the substrate. The first and third impurity regions form a DDD structure, and the first and second impurity region form an LDD structure.
    Type: Grant
    Filed: November 24, 2004
    Date of Patent: April 1, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Weon-ho Park, Byoung-ho Kim, Hyun-khe Yoo, Seung-beom Yoon, Sung-chul Park, Ju-ri Kim, Kwang-tae Kim, Jeong-wook Han
  • Publication number: 20050117443
    Abstract: Provided are an EEPROM cell, an EEPROM device, and methods of manufacturing the EEPROM cell and the EEPROM device. The EEPROM cell is formed on a substrate including a first region and a second region. A first EEPROM device having a first select transistor and a first memory transistor is disposed in the first region, while a second EEPROM device having a second select transistor and a second memory transistor is disposed in the second region. In the first region, a first drain region and a second floating region are formed apart from each other. In the second region, a second drain region and a second floating region are formed apart from each other. A first impurity region, a second impurity region, and a third impurity region are disposed in a common source region between the first and second regions of the substrate. The first and third impurity regions form a DDD structure, and the first and second impurity region form an LDD structure.
    Type: Application
    Filed: November 24, 2004
    Publication date: June 2, 2005
    Inventors: Weon-ho Park, Byoung-ho Kim, Hyun-khe Yoo, Seung-beom Yoon, Sung-chul Park, Ju-ri Kim, Kwang-tae Kim, Jeong-wook Han