Patents by Inventor Jeong-Yeop Nahm

Jeong-Yeop Nahm has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7105413
    Abstract: Methods for fabricating diffusion regions having steep concentration profiles within MOS devices while minimizing junction capacitance degradation are provided. In particular, methods are provided which include patterning a gate structure upon a semiconductor substrate and subsequently etching a recess in exposed portions of the substrate. In some cases, the method includes forming a first dopant region within the exposed portions prior to etching the recess. The method may additionally or alternatively include implanting a second set of dopants into portions of the semiconductor substrate bordering the recess. In either case, the method includes growing an epitaxial layer within the recess and implanting a third set of dopants into the semiconductor topography to form a second dopant region extending to a depth at least within the epitaxial layer.
    Type: Grant
    Filed: March 1, 2005
    Date of Patent: September 12, 2006
    Assignee: Cypress Semiconductor Corp.
    Inventors: Jeong-Yeop Nahm, Helmut Puchner, Oliver Pohland, Yangzhong Xu
  • Publication number: 20050215024
    Abstract: Methods for fabricating diffusion regions having steep concentration profiles within MOS devices while minimizing junction capacitance degradation are provided. In particular, methods are provided which include patterning a gate structure upon a semiconductor substrate and subsequently etching a recess in exposed portions of the substrate. In some cases, the method includes forming a first dopant region within the exposed portions prior to etching the recess. The method may additionally or alternatively include implanting a second set of dopants into portions of the semiconductor substrate bordering the recess. In either case, the method includes growing an epitaxial layer within the recess and implanting a third set of dopants into the semiconductor topography to form a second dopant region extending to a depth at least within the epitaxial layer.
    Type: Application
    Filed: March 1, 2005
    Publication date: September 29, 2005
    Inventors: Jeong-Yeop Nahm, Helmut Puchner, Oliver Pohland, Yangzhong Xu