Patents by Inventor Jerome E. Johnston

Jerome E. Johnston has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240098493
    Abstract: Techniques for identifying a trusted SSID for a wireless network are disclosed. Prior to establishing a connection with a wireless network, a first network message is received from a first access point (AP) identifying a first service set identifier (SSID) associated with a first wireless network, a second network message is received from a second AP identifying a second SSID associated with a second wireless network, and a visual similarity is determined between a first visual representation of the first SSID and a second visual representation of the second SSID. The second SSID is designated as suspicious based on the determined visual similarity.
    Type: Application
    Filed: November 28, 2023
    Publication date: March 21, 2024
    Inventors: Jay K. JOHNSTON, Jerome HENRY, David C. WHITE, JR., Magnus MORTENSEN, John M. SWARTZ, Robert E. BARTON
  • Patent number: 7348813
    Abstract: A method of interfacing circuits operating in different voltage domains includes receiving a first signal with a first circuit operating in a first voltage domain and generating a second signal with a second circuit operating in a second voltage domain. The second signal is level shifted between the first and second voltage domains with a level shifter and synchronized with the first signal with a third circuit operating in the first voltage domain.
    Type: Grant
    Filed: December 2, 2005
    Date of Patent: March 25, 2008
    Assignee: Cirrus Logic, Inc.
    Inventors: Kartik Nanda, Aryesh Amar, Rahul Singh, Jerome E Johnston
  • Patent number: 7215267
    Abstract: An analog-to-digital converter system comprises an analog-to-digital converter and a dither generator. The analog-to-digital converter receives an analog input signal and generates a digital signal that is proportional to the analog input signal. The output of the analog-to-digital converter is dominated by quantization error. The dither generator is responsive to a user-controlled input for generating an output signal. An adder sums the digital signal from the analog-to-digital converter with the output signal from the dither generator to provide a summed signal. The summed signal is either dominated by quantization noise or is properly dithered depending upon the user-controlled input.
    Type: Grant
    Filed: December 19, 2005
    Date of Patent: May 8, 2007
    Assignee: Cirrus Logic, Inc.
    Inventor: Jerome E. Johnston
  • Patent number: 7162506
    Abstract: In a signal processing integrated circuit having an analog to digital converter and a digital filter having a plurality of taps separated in time, when starting a conversion after a reset or a change of input channel, the filter will have an incomplete set of input data as the delayed inputs to an output calculation are all zero from the reset operation. After reset, during the time that data are filling up the filter pipeline, the calculation of an output value will give a result that holds information about the input, but does not present the data with the same scaling and frequency content as the fully settled filter. The integrated circuit selectively provides two modes, on that provides only fully settled data from the filter or and another that provides all data from the filter, including unsettled data. Knowledge about the filter coefficients can be utilized by a user or user process to extract information about the input from the unsettled data.
    Type: Grant
    Filed: February 14, 2005
    Date of Patent: January 9, 2007
    Assignee: Cirrus Logic, Inc.
    Inventors: Axel Thomsen, Jerome E Johnston, Edwin Angel, Aryesh Amar
  • Patent number: 6857002
    Abstract: In a signal processing integrated circuit having an analog to digital converter and a digital filter having a plurality of taps separated in time, when starting a conversion after a reset or a change of input channel, the filter will have an incomplete set of input data as the delayed inputs to an output calculation are all zero from the reset operation. After reset, during the time that data are filling up the filter pipeline, the calculation of an output value will give a result that holds information about the input, but does not present the data with the same scaling and frequency content as the fully settled filter. The integrated circuit selectively provides two modes, on that provides only fully settled data from the filter or and another that provides all data from the filter, including unsettled data. Knowledge about the filter coefficients can be utilized by a user or user process to extract information about the input from the unsettled data.
    Type: Grant
    Filed: October 25, 2000
    Date of Patent: February 15, 2005
    Assignee: Cirrus Logic, Inc.
    Inventors: Axel Thomsen, Jerome E. Johnston, Edwin De Angel, Aryesh Amar
  • Patent number: 6525589
    Abstract: An instrumentation circuit has an integrated circuit that has input terminals, an amplifier arrangement using feed forward compensation and an analog to digital converter and a serial data output receiving the output from said amplifier arrangement. A bridge circuit, having a transducer, or a thermocouple arrangement are connected to input terminals of the integrated circuit.
    Type: Grant
    Filed: October 25, 2000
    Date of Patent: February 25, 2003
    Assignee: Cirrus Logic, Inc.
    Inventors: Axel Thomsen, Edwin De Angel, Sherry Wu, Aryesh Amar, Jerome E. Johnston
  • Patent number: 6522274
    Abstract: A method and apparatus are used to process a plurality of analog signals on a corresponding plurality of physical channels using a circuit having analog to digital converter (ADC) components, a serial port interface, and a serial port controller. Logical channel information for one or more logical channels is stored in a register on the serial port controller. Each logical channel specifies one of the physical channels and conversion information. Command bits are set over a serial port input pin, and include at least one pointer bit indicative of a selected logical channel. In response to the command bits, the serial port controller sends signals indicative of the physical channel and the converter property specified in the selected logical channel to the ADC components.
    Type: Grant
    Filed: May 28, 1999
    Date of Patent: February 18, 2003
    Assignee: Cirrus Logic, Inc.
    Inventors: Aryesh Amar, Jerome E. Johnston, Donald Keith Coffey
  • Patent number: 6469650
    Abstract: A method and system for selecting implementation of a filter controller between a single conversion that ensures a fully-settled converted output and a continuous conversion of an input signal are disclosed. State machine determines whether convert start signal has a duration, which ends on or before a first occurrence of a conversion done on the input signal. Conversion done is an occurrence of when a bit set has been converted from the input signal. If convert start signal has a duration which ends on or before the first occurrence of conversion done, then state machine selects and implements single conversion of the input signal. Digital system ensures a fully-settled converted output by waiting for the filter to receive and filter a predetermined number of bit sets for a conversion output and then outputting the conversion output. Otherwise, state machine selects and implements continuous conversion of the input signal.
    Type: Grant
    Filed: March 6, 2001
    Date of Patent: October 22, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Kartik Nanda, Aryesh Amar, Saibun Wong, Jerome E. Johnston
  • Publication number: 20020126032
    Abstract: A method and system for selecting implementation of a filter controller between a single conversion that ensures a fully-settled converted output and a continuous conversion of an input signal are disclosed. State machine determines whether convert start signal has a duration, which ends on or before a first occurrence of a conversion done on the input signal. Conversion done is an occurrence of when a bit set has been converted from the input signal. If convert start signal has a duration which ends on or before the first occurrence of conversion done, then state machine selects and implements single conversion of the input signal. Digital system ensures a fully-settled converted output by waiting for the filter to receive and filter a predetermined number of bit sets for a conversion output and then outputting the conversion output. Otherwise, state machine selects and implements continuous conversion of the input signal.
    Type: Application
    Filed: March 6, 2001
    Publication date: September 12, 2002
    Inventors: Kartik Nanda, Aryesh Amar, Saibun Wong, Jerome E. Johnston
  • Patent number: 6002355
    Abstract: An analog-to-digital converter (ADC) architecture is fabricated on a semiconductor substrate which is negatively capacitively charge pumped below ground and subject to feedback regulation, rate measurements and adjustments. The ADC receives signal inputs of positive and negative polarity relative to ground, while being powered at 0V and 5V, without any negative power source input, as a result of a closed feedback loop which keeps the negative bias voltage constant as external supplies and component voltages vary. The high frequency pumping of the silicon substrate is subject to timing requirements which permit high resolution analog input signals to be converted in the presence of pump noise.
    Type: Grant
    Filed: June 26, 1997
    Date of Patent: December 14, 1999
    Assignee: Cirrus Logic, Inc.
    Inventors: Bruce Del Signore, Qicheng Yu, Jerome E. Johnston
  • Patent number: 5886658
    Abstract: A novel serial port interface system and method are disclosed. The serial port interface system achieves a three-pin interface mode with only a serial data input pin, a serial data output pin, and a serial clock pin by allocating a bit in an on-chip register to identify a three-pin conversion-done mode. In this three-pin mode, the serial data output pin signals an external device that data is ready to be accessed. Also disclosed with this three-pin conversion-done mode is a single conversion data read and a continuous conversion data read that may be selected through two separate bits in an on-chip register. In another aspect, a multiple register access capability is disclosed that allows multiple on-chip registers to be accessed with a single read/write command. This is accomplished by allocating a register select address in a command register to identify a group of registers, such as all of the set-up registers (gain, offset and configuration).
    Type: Grant
    Filed: May 15, 1997
    Date of Patent: March 23, 1999
    Assignee: Crystal Semiconductor Corporation
    Inventors: Aryesh Amar, Jerome E. Johnston, Bruce P. Del Signore
  • Patent number: 4967384
    Abstract: A microprocessor-based system (18) for weighing large objects, such as aircraft, at a number of points is disclosed. A plurality of load sensing units (10) each contain a strain gauges (50), analog amplification and calibration circuits (54), filtering circuits (56, 58), and analog-to-digital conversion circuitry (60). Each of the load sensing units (10) couple through serial data communication channels (14) to a controller (12), which contains a microprocessor (20), a keyboard (46), and a display (36). A microprocessor (20) executes a program which monitors all load sensing units (10), calculates weight based on data obtained from the load sensing units (10) and several compensation factors, and displays weight of a selected load sensing unit (10). Various foreground (200) and keyboard service (300) software routines are discussed.
    Type: Grant
    Filed: March 14, 1988
    Date of Patent: October 30, 1990
    Assignee: General Electrodynamics Corporation
    Inventors: Tommy B. Molinar, Jerome E. Johnston
  • Patent number: 4836308
    Abstract: A platform weighing system (10) suitable for making accurate weight measurements of heavy objects, such as aircraft, is disclosed. Hardware and software combine to produce the accurate results. Analog hardware (14) includes hydraulic load cells (80a-80d), temperature sensing (91), filtering (90), and voltage-to-frequency conversion (104). Digital hardware (12) receives an oscillation signal output from the voltage-to-frequency conversion (104) and obtains load counts by monitoring the oscillation signal for consistent predetermined durations. The predetermined duration is chosen in software (226) to be immune to particularly pervasive noise signals. A microprocessor (16) converts load counts into a weight code which is output to a display (46). This conversion includes compensation for auto ranging (320), load cell excitation variance (282), temperature compensation (284), null offset variance (286), and zero drifting (304).
    Type: Grant
    Filed: April 4, 1988
    Date of Patent: June 6, 1989
    Assignee: General Electrodynamics Corporation
    Inventors: Dick E. Davis, Charles R. Brazell, Jerome E. Johnston
  • Patent number: 4218140
    Abstract: To permit a portable light meter to operate without zero adjustment and without excessive battery drain, a chopper-stabilized amplifier amplifies the DC signal from the light sensor of the light meter. The chopper in the chopper-stabilized amplifier is an FET circuit having a high impedance compensating circuit to avoid battery drain while compensating for interelectrode capacitance. The power supply obtains the ground level potential from the output of an operational amplifier with negative and positive potentials being generated from that reference potential so as to not require a center tap on the battery pack.
    Type: Grant
    Filed: August 21, 1978
    Date of Patent: August 19, 1980
    Assignee: Lambda Instruments Co.
    Inventors: W. Walter Biggs, Jerome E. Johnston, Lyle R. Middendorf