Patents by Inventor Jerry Che-Jen Hu

Jerry Che-Jen Hu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9905562
    Abstract: A semiconductor IC layout structure includes a plurality of first active regions arranged along a second direction, a plurality of second active regions arranged along the second direction, a plurality of gate structures extending along a first direction and respectively straddling the first active regions and the second active regions, a plurality of first conductive structures extending along the first direction, and a plurality of second conductive structures formed on the gate structures. The second active regions are isolated from the first active regions. The first direction is perpendicular to the second direction. The first conductive structures are formed on the first active regions and the second active regions. The second conductive structures include a plurality of slot-type second conductive structures extended along the second direction and a plurality of island-type second conductive structures formed on the gate structures.
    Type: Grant
    Filed: April 10, 2017
    Date of Patent: February 27, 2018
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Shih-Chin Lin, Kuei-Chun Hung, Jerry Che Jen Hu, Ming-Jui Chen, Chen-Hsien Hsu
  • Publication number: 20170221897
    Abstract: A semiconductor IC layout structure includes a plurality of first active regions arranged along a second direction, a plurality of second active regions arranged along the second direction, a plurality of gate structures extending along a first direction and respectively straddling the first active regions and the second active regions, a plurality of first conductive structures extending along the first direction, and a plurality of second conductive structures formed on the gate structures. The second active regions are isolated from the first active regions. The first direction is perpendicular to the second direction. The first conductive structures are formed on the first active regions and the second active regions. The second conductive structures include a plurality of slot-type second conductive structures extended along the second direction and a plurality of island-type second conductive structures formed on the gate structures.
    Type: Application
    Filed: April 10, 2017
    Publication date: August 3, 2017
    Inventors: Shih-Chin Lin, Kuei-Chun Hung, Jerry CHE JEN HU, Ming-Jui Chen, Chen-Hsien Hsu
  • Patent number: 9673145
    Abstract: A semiconductor integrated circuit layout structure includes a first active region, a second active region isolating from the first active region, a gate structure straddling the first active region and the second active region, and a plurality of conductive structures. The first active region at two opposite sides of the gate structure respectively forms a first source region and a first drain region. The second active region at two opposite sides of the gate structure respectively forms a second source region and a second drain region. The conductive structures include a plurality of slot-type conductive structures and one island-type conductive structure. The slot-type conductive structures are respectively formed on the first source region, the first drain region, the second source region and the second drain region. The island-type conductive structure is formed on the gate structure.
    Type: Grant
    Filed: September 21, 2015
    Date of Patent: June 6, 2017
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Shih-Chin Lin, Kuei-Chun Hung, Jerry Che Jen Hu, Ming-Jui Chen, Chen-Hsien Hsu
  • Patent number: 9653346
    Abstract: An integrated circuits structure includes a semiconductor substrate, at least an non-planar field effect transistor (FET) device formed on the semiconductor substrate, and an interconnection structure formed on the semiconductor substrate. The non-planar FET device includes a plurality of fins and a gate electrode. The interconnection structure includes a plurality of first group metals and a plurality of second group metals. The first group metals are formed on the non-planar FET and the second group metals are formed on the first group metals. The first group metals include a first metal pitch and the second group metals include a second metal pitch. The second metal pitch is 1.2-1.5 times to the first metal pitch.
    Type: Grant
    Filed: July 16, 2015
    Date of Patent: May 16, 2017
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Shih-Chin Lin, Kuei-Chun Hung, Jerry Che Jen Hu, Ming-Jui Chen, Chen-Hsien Hsu
  • Publication number: 20160329276
    Abstract: A semiconductor integrated circuit layout structure includes a first active region, a second active region isolating from the first active region, a gate structure straddling the first active region and the second active region, and a plurality of conductive structures. The first active region at two opposite sides of the gate structure respectively forms a first source region and a first drain region. The second active region at two opposite sides of the gate structure respectively forms a second source region and a second drain region. The conductive structures include a plurality of slot-type conductive structures and one island-type conductive structure. The slot-type conductive structures are respectively formed on the first source region, the first drain region, the second source region and the second drain region. The island-type conductive structure is formed on the gate structure.
    Type: Application
    Filed: September 21, 2015
    Publication date: November 10, 2016
    Inventors: Shih-Chin Lin, Kuei-Chun Hung, Jerry CHE JEN HU, Ming-Jui Chen, Chen-Hsien Hsu
  • Publication number: 20160329241
    Abstract: An integrated circuits structure includes a semiconductor substrate, at least an non-planar field effect transistor (FET) device formed on the semiconductor substrate, and an interconnection structure formed on the semiconductor substrate. The non-planar FET device includes a plurality of fins and a gate electrode. The interconnection structure includes a plurality of first group metals and a plurality of second group metals. The first group metals are formed on the non-planar FET and the second group metals are formed on the first group metals. The first group metals include a first metal pitch and the second group metals include a second metal pitch. The second metal pitch is 1.2-1.5 times to the first metal pitch.
    Type: Application
    Filed: July 16, 2015
    Publication date: November 10, 2016
    Inventors: Shih-Chin LIN, Kuei-Chun HUNG, Jerry Che Jen HU, Ming-Jui CHEN, Chen-Hsien HSU
  • Publication number: 20110027953
    Abstract: Integrated circuits (ICs) commonly contain pre-metal dielectric (PMD) liners with compressive stress to increase electron and hole mobilities in MOS transistors. The increase is limited by the thickness of the PMD liner. The instant invention is a multi-layered PMD liner in an integrated circuit which has a higher stress than single layer PMD liners. Each layer in the inventive PMD liner is exposed to a nitrogen-containing plasma, and which has a compressive stress higher than 1300 MPa. The PMD liner of the instant invention is composed of 3 to 10 layers. The hydrogen content of the first layer may be increased to improve transistor properties such as flicker noise and Negative Bias Temperature Instability (NBTI). An IC containing the inventive PMD liner and a method for forming same are also claimed.
    Type: Application
    Filed: October 14, 2010
    Publication date: February 3, 2011
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Haowen Bu, Jerry Che-Jen Hu, Rajesh Khamankar
  • Publication number: 20090152639
    Abstract: Integrated circuits (ICs) commonly contain pre-metal dielectric (PMD) liners with compressive stress to increase electron and hole mobilities in MOS transistors. The increase is limited by the thickness of the PMD liner. The instant invention is a multi-layered PMD liner in an integrated circuit which has a higher stress than single layer PMD liners. Each layer in the inventive PMD liner is exposed to a nitrogen-containing plasma, and which has a compressive stress higher than 1300 MPa. The PMD liner of the instant invention is composed of 3 to 10 layers. The hydrogen content of the first layer may be increased to improve transistor properties such as flicker noise and Negative Bias Temperature Instabilty (NBTI). An IC containing the inventive PMD liner and a method for forming same are also claimed.
    Type: Application
    Filed: December 18, 2007
    Publication date: June 18, 2009
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Haowen Bu, Jerry Che-Jen Hu, Rajesh Khamankar
  • Patent number: 6835623
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Grant
    Filed: February 24, 2003
    Date of Patent: December 28, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu
  • Publication number: 20030155600
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Application
    Filed: February 24, 2003
    Publication date: August 21, 2003
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu
  • Patent number: 6563175
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Grant
    Filed: September 24, 2001
    Date of Patent: May 13, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu
  • Publication number: 20030057496
    Abstract: An NMOS ESD clamping device and methods for making the same are disclosed in which the device includes N type drain and source regions formed in a semiconductor substrate and a gate overlying a P-type channel region in the substrate between the source and drain regions. A first silicide region is formed in the drain and/or the source region with a first thickness. A second thin silicide region is formed in the substrate between the gate and the drain having a second thickness less than the first thickness, wherein the thin silicide increases the ESD current clamping capability of the device to provide improved ESD circuit protection.
    Type: Application
    Filed: September 24, 2001
    Publication date: March 27, 2003
    Inventors: Wei-Tsun Shiau, Craig T. Salling, Jerry Che-Jen Hu
  • Patent number: 6352900
    Abstract: A method for controlled oxide growth on transistor gates. A first film (40) is formed on a semiconductor substrate (10). The film is implanted with a first species and patterned to form a transistor gate (45) . The transistor gate (45) and the semiconductor substrate (10) is implanted with a second species and the transistor gate (45) oxidized to produce an oxide film (80) on the side surface of the transistor gate (45).
    Type: Grant
    Filed: July 18, 2000
    Date of Patent: March 5, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Manoj Mehrotra, Jerry Che-Jen Hu, Amitava Chatterjee, Mark S. Rodder
  • Publication number: 20010038131
    Abstract: A method for forming a ultra-shallow junction region (104). A silicon film (single crystalline, polycrystalline or amorphous) is deposited on the substrate (100) to form an elevated S/D (106). A metal film is deposited over the silicon film and reacted with the silicon film to form a silicide film (108). The silicon film is preferably completely consumed by the silicide film formation. An implant is performed to implant the desired dopant either into the metal film prior to silicide formation or into the silicide film after silicide formation. A high temperature anneal is used to drive the dopant out of the silicide film to form the junction regions (104) having a depth in the substrate (100) less than 200 Å. This high temperature anneal may be one of the anneals that are part of the silicide process or it may be an additional process step.
    Type: Application
    Filed: January 14, 1999
    Publication date: November 8, 2001
    Inventors: JERRY CHE-JEN HU, QI-ZHONG HONG, STEVE HSIA, IH-CHIN CHEN