Patents by Inventor Jerry Gelatos

Jerry Gelatos has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7514353
    Abstract: Embodiments of the invention generally provide methods of filling contact level features formed in a semiconductor device by depositing a barrier layer over the contact feature and then filing the layer using an PVD, CVD, ALD, electrochemical plating process (ECP) and/or electroless deposition processes. In one embodiment, the barrier layer has a catalytically active surface that will allow the electroless deposition of a metal on the barrier layer. In one aspect, the electrolessly deposited metal is copper or a copper alloy. In one aspect, the contact level feature is filled with a copper alloy by use of an electroless deposition process. In another aspect, a copper alloy is used to from a thin conductive copper layer that is used to subsequently fill features with a copper containing material by use of an ECP, PVD, CVD, and/or ALD deposition process.
    Type: Grant
    Filed: March 20, 2006
    Date of Patent: April 7, 2009
    Assignee: Applied Materials, Inc.
    Inventors: Timothy W. Weidman, Kapila P. Wijekoon, Zhize Zhu, Avgerinos V. (Jerry) Gelatos, Amit Khandelwal, Arulkumar Shanmugasundram, Michael X. Yang, Fang Mei, Farhad K. Moghadam
  • Publication number: 20020144783
    Abstract: A structure and method which substantially reduce the number of run-in substrates that have to be used in a high temperature (550° C. or greater) processing environment is presented. A barrier to conductive heat transfer is provided between a process gas distribution faceplate and its process chamber support. This allows the gas distribution faceplate to thermally float and substantially reduces the temperature transients in the faceplate, which can cause thermal (temperature) transients when wafer processing is begun. The present configuration uses a thermal separation assembly to substantially block conductive heat transfer to the cold processing chamber, by using a Vespel gasket or stainless steel washers and thereby reduces the thermal gradient experienced by the gas distribution faceplate. As a result of the improved thermal uniformity, the number of run-in wafer that need to be used is reduced by 80 to 95%.
    Type: Application
    Filed: April 5, 2001
    Publication date: October 10, 2002
    Applicant: Applied Materials, Inc.
    Inventors: Truc Tran, Ramanujapuram Anandampillai Srinivas, Hong Bee Teoh, A vgerinos Jerry Gelatos, Marlon Edward Menezes, Vicky Uyen Nguyen, Yehuda Demayo, Rommel Ruiz
  • Patent number: 5510645
    Abstract: A method for forming an air region or an air bridge overlying a base layer (12). Air regions (20a, 20b, 28a, and 48) are formed overlying the base layer (12) to provide for improved dielectric isolation of adjacent conductive layers, provide air-isolated conductive interconnects, and/or form many other microstructures or microdevices. The air regions (20a, 20b, 28a, and 48) are formed by either selectively removing a sacrificial spacer (16a and 16b) or by selectively removing a sacrificial layer (28, 40). The air regions (20a, 20b, 28a, and 48) are sealed, enclosed, or isolated by either a selective growth process or by a non-conformal deposition technique. The air regions (20a, 20b, 28a, and 48) may be formed under any pressure, gas concentration, or processing condition (i.e. temperature, etc.). The air regions (20a, 20b, 28a, and 48) may be formed at any level within an integrated circuit.
    Type: Grant
    Filed: January 17, 1995
    Date of Patent: April 23, 1996
    Assignee: Motorola, Inc.
    Inventors: Jon T. Fitch, Papu Maniar, Keith E. Witek, Jerry Gelatos, Reza Moazzami, Sergio A. Ajuria
  • Patent number: 5324683
    Abstract: A method for forming an air region or an air bridge overlying a base layer (12). Air regions (20a, 20b, 28a, and 48) are formed overlying the base layer (12) to provide for improved dielectric isolation of adjacent conductive layers, provide air-isolated conductive interconnects, and/or form many other microstructures or microdevices. The air regions (20a, 20b, 28a, and 48) are formed by either selectively removing a sacrificial spacer (16a and 16b) or by selectively removing a sacrificial layer (28, 40). The air regions (20a, 20b, 28a, and 48) are sealed, enclosed, or isolated by either a selective growth process or by a non-conformal deposition technique. The air regions (20a, 20b, 28a, and 48) may be formed under any pressure, gas concentration, or processing condition (i.e. temperature, etc.). The air regions (20a, 20b, 28a, and 48) may be formed at any level within an integrated circuit.
    Type: Grant
    Filed: June 2, 1993
    Date of Patent: June 28, 1994
    Assignee: Motorola, Inc.
    Inventors: Jon T. Fitch, Papu Maniar, Keith E. Witek, Jerry Gelatos, Reza Moazzami, Sergio A. Ajuria