Patents by Inventor Jerry Li

Jerry Li has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240096802
    Abstract: A die including a die body having a first body surface, a second body surface on an opposite side of the die body as the first body surface, an interconnect region adjacent to the first body surface including interconnect dielectric layers with metal lines and vias, a transistor region above the interconnect region, the metal lines and vias making electrical connections to one or more power rails of the transistor region and electrically connected to transistors of the transistor region, a power region above the transistor region including an electro-conductive film on the second body surface and TSVs in the power region, an outer end of the TSV contacting the film and an embedded end of the TSVs contacting one of the power rails. A method of manufacturing an IC package and computer with the IC package are also disclosed.
    Type: Application
    Filed: October 12, 2022
    Publication date: March 21, 2024
    Inventors: Shawn Xiao, Justin Jiang, Henry Li, Jerry Zhou, Joey Jiao
  • Patent number: 11532489
    Abstract: A substrate is provided having a top side and a bottom side, having redistribution layers therein, having at least one copper pillar connected to the redistribution layers on the top side and at least one copper pillar connected to the redistribution layers on the bottom side, and having at least one cavity extending partially into the bottom side of the substrate. At least one passive component is mounted onto the copper pillar on the top side and embedded in a molding compound. At least one silicon die is mounted in the cavity wherein electrical connections are made between the at least one silicon die and the at least one passive component through the redistribution layers. At least one solder ball is mounted on the at least one copper pillar on the bottom side of the substrate to provide package output.
    Type: Grant
    Filed: June 11, 2021
    Date of Patent: December 20, 2022
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Ernesto Gutierrez, III, Jesus Mennen Belonio, Jr., Eric Hu, Melvin Martin, Jerry Li, Francisco Vergara Cadacio
  • Patent number: 11251132
    Abstract: A molded interconnection substrate system in package is achieved comprising a molding compound having redistribution layers therein, at least one first active or passive component mounted on one side of the molded interconnection substrate and embedded in a top molding compound, at least one second active or passive component mounted in a cavity on an opposite side of the molded interconnection substrate wherein electrical connections are made between the at least one first active or passive component and the at least one second active or passive component through the redistribution layers and solder balls mounted in openings in the molded interconnection substrate to the redistribution layers wherein the solder balls provide package output.
    Type: Grant
    Filed: August 8, 2019
    Date of Patent: February 15, 2022
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Chehan Jerry Li, Jesus Mennen Belonio, Jr., Shou-Cheng Eric Hu
  • Publication number: 20210305167
    Abstract: A substrate is provided having a top side and a bottom side, having redistribution layers therein, having at least one copper pillar connected to the redistribution layers on the top side and at least one copper pillar connected to the redistribution layers on the bottom side, and having at least one cavity extending partially into the bottom side of the substrate. At least one passive component is mounted onto the copper pillar on the top side and embedded in a molding compound. At least one silicon die is mounted in the cavity wherein electrical connections are made between the at least one silicon die and the at least one passive component through the redistribution layers. At least one solder ball is mounted on the at least one copper pillar on the bottom side of the substrate to provide package output.
    Type: Application
    Filed: June 11, 2021
    Publication date: September 30, 2021
    Inventors: Ernesto Gutierrez, III, Jesus Mennen Belonio, Eric Hu, Melvin Martin, Jerry Li, Francisco Vergara Cadacio
  • Patent number: 11114359
    Abstract: At least one redistribution layer (RDL) is provided on a silicon die. A passivation layer is deposited on the RDL. First openings having a first diameter are etched in the passivation layer where copper posts are to be formed. A seed layer is deposited over the passivation layer and within the openings. A photoresist layer is coated on the seed layer and patterned to form second openings having a second diameter over the first openings larger than the first diameter. Copper is plated on the seed layer to form copper posts filling the second openings. The silicon die is die attached to a metal substrate. A lamination layer is coated over the silicon die and the copper posts. Third openings are formed through the lamination layer to the copper posts and to metal pads on the metal substrate. Metal vias are formed in the third openings.
    Type: Grant
    Filed: September 13, 2018
    Date of Patent: September 7, 2021
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Jesus Mennen Belonio, Jr., Shou Cheng Eric Hu, Ian Kent, Ernesto Gutierrez, III, Jerry Li
  • Patent number: 11075167
    Abstract: A substrate is provided having a top side and a bottom side, having redistribution layers therein, having at least one copper pillar connected to the redistribution layers on the top side and at least one copper pillar connected to the redistribution layers on the bottom side, and having at least one cavity extending partially into the bottom side of the substrate. At least one passive component is mounted onto the copper pillar on the top side and embedded in a molding compound. At least one silicon die is mounted in the cavity wherein electrical connections are made between the at least one silicon die and the at least one passive component through the redistribution layers. At least one solder ball is mounted on the at least one copper pillar on the bottom side of the substrate to provide package output.
    Type: Grant
    Filed: February 1, 2019
    Date of Patent: July 27, 2021
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Ernesto Gutierrez, III, Jesus Mennen Belonio, Jr., Eric Hu, Melvin Martin, Jerry Li, Francisco Vergara Cadacio
  • Patent number: 11008958
    Abstract: A dual-fuel integrated switch includes a bracket. A valve body is provided on one side of the bracket. The inside of the valve body is provided with a spool adapted to the valve body. The spool rotates in the valve body. The first flow passage and the second flow passage communicating with the first flow passage are provided in the spool, an arc-shaped groove is provided on the outer wall of the spool, and the third flow passage adapted to the groove is provided on the side wall of the valve body. The number of the third flow passages is two, and the arc formed by the third flow passage on the side wall of the valve body is the same as the arc at the outer end of the side wall of the groove.
    Type: Grant
    Filed: March 20, 2020
    Date of Patent: May 18, 2021
    Assignee: HANGZHOU POWER YOUNG TECHNOLOGY CO.LTD
    Inventors: Tonny Tang, Jerry Li
  • Publication number: 20200251350
    Abstract: A substrate is provided having a top side and a bottom side, having redistribution layers therein, having at least one copper pillar connected to the redistribution layers on the top side and at least one copper pillar connected to the redistribution layers on the bottom side, and having at least one cavity extending partially into the bottom side of the substrate. At least one passive component is mounted onto the copper pillar on the top side and embedded in a molding compound. At least one silicon die is mounted in the cavity wherein electrical connections are made between the at least one silicon die and the at least one passive component through the redistribution layers. At least one solder ball is mounted on the at least one copper pillar on the bottom side of the substrate to provide package output.
    Type: Application
    Filed: February 1, 2019
    Publication date: August 6, 2020
    Inventors: Ernesto Gutierrez, III, Jesus Mennen Belonio, JR., Eric Hu, Melvin Martin, Jerry Li, Francisco Vergara Cadacio
  • Patent number: 10727174
    Abstract: A method for forming a wafer level chip scale package begins with providing an integrated circuit wafer. Applying a dielectric material to the surface of the integrated circuit wafer. A redistribution conductive layer is formed upon the dielectric material to make contact with the input/output contacts of the integrated circuit. A polymer-based film is applied to the surface of the integrated circuit wafer and is subjected to a compression molding process. Alignment marks are placed on the edge of the integrated circuit wafer. A laser ablation process is implemented to prepare through mold via (TMV) in the cured thermoset plastic material. The solder ball or copper pillar input/output connector is placed in the through mold via (TMV). A reflow process is instigated to connect the input/output connector to the redistribution conductive layer's pad surface.
    Type: Grant
    Filed: September 14, 2018
    Date of Patent: July 28, 2020
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Jesus Mennen Belonio, Jr., Shou Cheng Eric Hu, Ernesto Gutierrez, III, Jerry Li
  • Patent number: 10629507
    Abstract: A system in package is described comprising a substrate having a top side and a bottom side, having redistribution layers therein, and having a cavity extending partially into the top side of the substrate. At least one passive component is mounted on the top side of the substrate and into the cavity and embedded in a first molding compound. At least one silicon die is mounted on the bottom side of the substrate and embedded in a second molding compound wherein electrical connections are made between the at least one silicon die and the at least one passive component through the redistribution layers. Solder balls are mounted through openings in the second molding compound to the redistribution layers wherein the solder balls provide package output.
    Type: Grant
    Filed: November 23, 2018
    Date of Patent: April 21, 2020
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Che-Han Jerry Li, Jesus Mennen Belonio, Jr., Ernesto Gutierrez, III, Shou Cheng Eric Hu
  • Publication number: 20200091026
    Abstract: At least one redistribution layer (RDL) is provided on a silicon die. A passivation layer is deposited on the RDL. First openings having a first diameter are etched in the passivation layer where copper posts are to be formed. A seed layer is deposited over the passivation layer and within the openings. A photoresist layer is coated on the seed layer and patterned to form second openings having a second diameter over the first openings larger than the first diameter. Copper is plated on the seed layer to form copper posts filling the second openings. The silicon die is die attached to a metal substrate. A lamination layer is coated over the silicon die and the copper posts. Third openings are formed through the lamination layer to the copper posts and to metal pads on the metal substrate. Metal vias are formed in the third openings.
    Type: Application
    Filed: September 13, 2018
    Publication date: March 19, 2020
    Inventors: Jesus Mennen Belonio, JR., Shou Cheng Eric Hu, Ian Kent, Ernesto Gutierrez, III, Jerry LI
  • Publication number: 20200091051
    Abstract: A method for forming a wafer level chip scale package begins with providing an integrated circuit wafer. Applying a dielectric material to the surface of the integrated circuit wafer. A redistribution conductive layer is formed upon the dielectric material to make contact with the input/output contacts of the integrated circuit. A polymer-based film is applied to the surface of the integrated circuit wafer and is subjected to a compression molding process. Alignment marks are placed on the edge of the integrated circuit wafer. A laser ablation process is implemented to prepare through mold via (TMV) in the cured thermoset plastic material. The solder ball or copper pillar input/output connector is placed in the through mold via (TMV). A reflow process is instigated to connect the input/output connector to the redistribution conductive layer's pad surface.
    Type: Application
    Filed: September 14, 2018
    Publication date: March 19, 2020
    Inventors: Jesus Mennen Belonio, JR., Shou Cheng Eric Hu, Ernesto Gutierrez, III, Jerry LI
  • Patent number: 8339804
    Abstract: A programmable routing module is disclosed for interconnecting field wiring with a control system. The routing module includes a field connection to connect field signals from a controlled process to the routing module, an I/O connection to connect I/O signals from the control system to the routing module, and a configurable interconnection system that selectively couples particular field and I/O signals with one another.
    Type: Grant
    Filed: July 27, 2010
    Date of Patent: December 25, 2012
    Assignee: Rockwell Automation Technologies, Inc.
    Inventors: John D. Crabtree, Jerry Li Penick, Gregg M. Sichner, David S. Wehrle
  • Publication number: 20030192793
    Abstract: A blank optical disk container for holding a plurality of blank optical disks allows the blank optical disks be retrieved individually and easily from the container. The container has a case lid movably mounted upon it. The case lid has claws located on the bottom side thereof to clip and grip the center opening of a blank optical disk. The case lid may be closed and depressed downwards to grip one blank optical disk with its claws, then the case lid may be opened to allow the blank optical disk to be removed from the case lid.
    Type: Application
    Filed: April 11, 2002
    Publication date: October 16, 2003
    Inventors: Jerry Li, Chen-Jung Lee, Steven Chen