Patents by Inventor Ji He Huang

Ji He Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240079255
    Abstract: A semiconductor structure includes a substrate; a top metal layer disposed in a top inter-metal dielectric (IMD) layer on the substrate; a first passivation layer covering the top metal layer and the top IMD layer; a pad layer disposed on the first passivation layer and electrically connected to the top metal layer; a spin-on glass (SOG) layer covering the pad layer and the first passivation layer; and a second passivation layer disposed on the SOG layer.
    Type: Application
    Filed: September 26, 2022
    Publication date: March 7, 2024
    Applicant: United Semiconductor (Xiamen) Co., Ltd.
    Inventor: Ji He Huang
  • Patent number: 11804403
    Abstract: A semiconductor structure and a method for forming the same are disclosed. The method includes the steps of forming a first dielectric layer on a substrate, forming a plurality of first interconnecting structures in the first dielectric layer, forming at least a trench in the first dielectric layer and between the first interconnecting structures, performing a sputtering deposition process to form a second dielectric layer on the first dielectric layer, wherein the second dielectric layer at least partially seals an air gap in the trench, and forming a third dielectric layer on the second dielectric layer.
    Type: Grant
    Filed: July 22, 2021
    Date of Patent: October 31, 2023
    Assignee: United Semiconductor (Xiamen) Co., Ltd.
    Inventors: Ji He Huang, Wen Yi Tan
  • Publication number: 20220399226
    Abstract: A semiconductor structure and a method for forming the same are disclosed. The method includes the steps of forming a first dielectric layer on a substrate, forming a plurality of first interconnecting structures in the first dielectric layer, forming at least a trench in the first dielectric layer and between the first interconnecting structures, performing a sputtering deposition process to form a second dielectric layer on the first dielectric layer, wherein the second dielectric layer at least partially seals an air gap in the trench, and forming a third dielectric layer on the second dielectric layer.
    Type: Application
    Filed: July 22, 2021
    Publication date: December 15, 2022
    Applicant: United Semiconductor (Xiamen) Co., Ltd.
    Inventors: Ji He Huang, WEN YI TAN
  • Patent number: 11245000
    Abstract: An MIM capacitor includes a semiconductor substrate having a conductor layer thereon, a dielectric layer overlying the semiconductor substrate and the conductor layer, and a first capacitor electrode disposed on the dielectric layer. The first capacitor electrode partially overlaps with the conductor layer when viewed from above. A capacitor dielectric layer is disposed on the first capacitor electrode. A second capacitor electrode is disposed on the capacitor dielectric layer. At least one via is disposed in the dielectric layer and electrically connecting the first capacitor electrode with the conductor layer.
    Type: Grant
    Filed: October 15, 2020
    Date of Patent: February 8, 2022
    Assignee: United Semiconductor (Xiamen) Co., Ltd.
    Inventors: Ji He Huang, Wen Yi Tan