Patents by Inventor Ji Hyo KANG

Ji Hyo KANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240063781
    Abstract: A phase correction circuit includes a plurality of signal paths configured to transmit multi-phase signals. The phase correction circuit further includes a loop circuit coupled to the plurality of signal paths, the loop circuit configured to correct phase skew among the multi-phase signals by averaging the phases of two signals which are obtained by synthesizing a signal of each of the signal paths with another signal of a signal path different from the corresponding signal path.
    Type: Application
    Filed: November 3, 2023
    Publication date: February 22, 2024
    Applicant: SK hynix Inc.
    Inventor: Ji Hyo KANG
  • Patent number: 11863139
    Abstract: An amplifier includes an amplification circuit, an equalization circuit, an output circuit, a first gain adjusting circuit, and a second gain adjusting circuit. The amplification circuit changes voltage levels of first and second amplification nodes based on first and second input signals. The equalization circuit changes the voltage levels of the first and second amplification nodes. The output circuit generates an output signal based on the voltage levels of the first and second amplification nodes. The first gain adjusting circuit changes voltage levels applied to the first and second amplification nodes based on the voltage levels of the first and second amplification nodes and a first gain control signal. The second gain adjusting circuit changes a voltage level of the output signal based on a second gain control signal.
    Type: Grant
    Filed: December 7, 2021
    Date of Patent: January 2, 2024
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Patent number: 11855628
    Abstract: A power domain change circuit includes an input circuit and an output circuit. The input circuit is suitable for operating in a first power domain and generating first and second intermediate processing signals. The output circuit is suitable for operating in a second power domain and generating a final output signal by averaging and combining transition jitter components of the first and second intermediate processing signals.
    Type: Grant
    Filed: January 13, 2023
    Date of Patent: December 26, 2023
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Patent number: 11824544
    Abstract: A phase correction circuit includes a plurality of signal paths configured to transmit multi-phase signals. The phase correction circuit further includes a loop circuit coupled to the plurality of signal paths, the loop circuit configured to correct phase skew among the multi-phase signals by averaging the phases of two signals which are obtained by synthesizing a signal of each of the signal paths with another signal of a signal path different from the corresponding signal path.
    Type: Grant
    Filed: January 26, 2022
    Date of Patent: November 21, 2023
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Publication number: 20230370066
    Abstract: A semiconductor apparatus includes a clock distribution network, a data output circuit, and a data input circuit. The clock distribution network receives a system clock signal and drives the system clock signal to a CMOS level and a CML level to signal in different manners. The data output circuit outputs data based on the clock signal driven to the CMOS level. The data input circuit receives data based on the clock signal driven to the CML level.
    Type: Application
    Filed: December 19, 2022
    Publication date: November 16, 2023
    Applicant: SK hynix Inc.
    Inventors: Ji Hyo KANG, Kyung Hoon KIM
  • Publication number: 20230213961
    Abstract: A clock distribution circuit includes a global distribution circuit, a first local distribution circuit and a second local distribution circuit. The global distribution circuit receives external clock signals and generates internal clock signals and primary reference clock signal set according to the external clock signals. The first local distribution circuit receives the internal clock signals and the primary reference clock signal set and generates a secondary reference clock signal set according to the internal clock signals and the primary reference clock signal set. The second local distribution circuit receives the internal clock signals and the secondary reference clock signal set and generates a thirdly reference clock signal set according to the internal clock signals and the secondary reference clock signal set.
    Type: Application
    Filed: March 14, 2023
    Publication date: July 6, 2023
    Applicant: SK hynix Inc.
    Inventors: Ji Hyo Kang, Kyung Hoon Kim, Jae Hyeok Yang, Sang Yeon Byeon, Gang Sik Lee, Joo Hyung Chae
  • Publication number: 20230170905
    Abstract: A power domain change circuit includes an input circuit and an output circuit. The input circuit is suitable for operating in a first power domain and generating first and second intermediate processing signals. The output circuit is suitable for operating in a second power domain and generating a final output signal by averaging and combining transition jitter components of the first and second intermediate processing signals.
    Type: Application
    Filed: January 13, 2023
    Publication date: June 1, 2023
    Applicant: SK hynix Inc.
    Inventor: Ji Hyo KANG
  • Patent number: 11625062
    Abstract: Devices for reducing power consumption and skew for transmission of signals in a clock distribution circuit are described. A global distribution circuit is configured to divide external clock signals to generate first divided multiphase clock signals and divide one of the first divided multiphase clock signals to generate a reference clock signal. A local distribution circuit is configured to generate second divided multiphase clock signals according to a portion of the first divided multiphase clock signals and the reference clock signal.
    Type: Grant
    Filed: April 9, 2021
    Date of Patent: April 11, 2023
    Assignee: SK hynix Inc.
    Inventors: Ji Hyo Kang, Kyung Hoon Kim, Jae Hyeok Yang, Sang Yeon Byeon, Gang Sik Lee, Joo Hyung Chae
  • Publication number: 20230057238
    Abstract: A phase correction circuit includes a plurality of signal paths configured to transmit multi-phase signals. The phase correction circuit further includes a loop circuit coupled to the plurality of signal paths, the loop circuit configured to correct phase skew among the multi-phase signals by averaging the phases of two signals which are obtained by synthesizing a signal of each of the signal paths with another signal of a signal path different from the corresponding signal path.
    Type: Application
    Filed: January 26, 2022
    Publication date: February 23, 2023
    Applicant: SK hynix Inc.
    Inventor: Ji Hyo KANG
  • Patent number: 11588485
    Abstract: A power domain change circuit includes an input circuit and an output circuit. The input circuit is suitable for operating in a first power domain and generating first and second intermediate processing signals. The output circuit is suitable for operating in a second power domain and generating a final output signal by averaging and combining transition jitter components of the first and second intermediate processing signals.
    Type: Grant
    Filed: May 17, 2021
    Date of Patent: February 21, 2023
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Patent number: 11482973
    Abstract: A receiving circuit may include a first amplifying circuit, a second amplifying circuit, a third amplifying circuit, and a feedback circuit. The first amplifying circuit amplifies a first input signal and a second input signal to generate a first amplified signal and a second amplified signal, respectively. The second amplifying circuit amplifies the first amplified signal and the second amplified signal to generate a first preliminary output signal and a second preliminary output signal, respectively. The third amplifying circuit amplifies the first preliminary output signal and the second preliminary output signal to generate a first output signal and a second output signal, respectively. The feedback circuit changes voltage levels of the first amplified signal and the second amplified signal based on a current control signal, the first output signal, and the second output signal.
    Type: Grant
    Filed: July 28, 2020
    Date of Patent: October 25, 2022
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Patent number: 11431338
    Abstract: A semiconductor system includes a semiconductor apparatus and an external apparatus. The semiconductor apparatus includes a calibration code generating circuit, a code shifting circuit, and a main driver. The calibration code generating circuit performs a calibration operation to generate a calibration code. The code shifting circuit changes, based on a shifting control signal, a value of the calibration code. A resistance value of the main driver may be set on the basis of the calibration code and a shifted calibration code. The external apparatus generates the shifting control signal based on the resistance value of the main driver.
    Type: Grant
    Filed: July 7, 2021
    Date of Patent: August 30, 2022
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Patent number: 11431341
    Abstract: A synchronization circuit includes a precharge circuit and a signal driving circuit. The precharge circuit precharges an output node to a first logic level. The signal driving circuit detects, in synchronization with a second dock signal having a phase leading a first clock signal, a logic level of an input signal and drives, in synchronization with the first clock signal, the output node to a second logic level according to the logic level of the input signal.
    Type: Grant
    Filed: April 9, 2021
    Date of Patent: August 30, 2022
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Publication number: 20220263507
    Abstract: A semiconductor system includes a semiconductor apparatus and an external apparatus. The semiconductor apparatus includes a calibration code generating circuit, a code shifting circuit, and a main driver. The calibration code generating circuit performs a calibration operation to generate a calibration code. The code shifting circuit changes, based on a shifting control signal, a value of the calibration code. A resistance value of the main driver may be set on the basis of the calibration code and a shifted calibration code. The external apparatus generates the shifting control signal based on the resistance value of the main driver.
    Type: Application
    Filed: July 7, 2021
    Publication date: August 18, 2022
    Applicant: SK hynix Inc.
    Inventor: Ji Hyo KANG
  • Patent number: 11381210
    Abstract: An amplifier includes a first input circuit, a second input circuit, a first compensation circuit, a second compensation circuit. The first input circuit changes a voltage level of the negative output node based on a first input signal. The second input circuit changes a voltage level of the positive output node based on a second input signal. The first compensation circuit changes the voltage level of the positive output node based on the first input signal. The second compensation circuit changes the voltage level of the negative output node based on the second output signal.
    Type: Grant
    Filed: October 10, 2019
    Date of Patent: July 5, 2022
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Publication number: 20220190829
    Abstract: A power domain change circuit includes an input circuit and an output circuit. The input circuit is suitable for operating in a first power domain and generating first and second intermediate processing signals. The output circuit is suitable for operating in a second power domain and generating a final output signal by averaging and combining transition jitter components of the first and second intermediate processing signals.
    Type: Application
    Filed: May 17, 2021
    Publication date: June 16, 2022
    Applicant: SK hynix Inc.
    Inventor: Ji Hyo KANG
  • Publication number: 20220155814
    Abstract: Devices for reducing power consumption and skew for transmission of signals in a clock distribution circuit are described. A global distribution circuit is configured to divide external clock signals to generate first divided multiphase clock signals and divide one of the first divided multiphase clock signals to generate a reference clock signal. A local distribution circuit is configured to generate second divided multiphase clock signals according to a portion of the first divided multiphase clock signals and the reference clock signal.
    Type: Application
    Filed: April 9, 2021
    Publication date: May 19, 2022
    Applicant: SK hynix Inc.
    Inventors: Ji Hyo KANG, Kyung Hoon KIM, Jae Hyeok YANG, Sang Yeon BYEON, Gang Sik LEE, Joo Hyung CHAE
  • Publication number: 20220131544
    Abstract: A synchronization circuit includes a precharge circuit and a signal driving circuit. The precharge circuit precharges an output node to a first logic level. The signal driving circuit detects, in synchronization with a second dock signal having a phase leading a first clock signal, a logic level of an input signal and drives, in synchronization with the first clock signal, the output node to a second logic level according to the logic level of the input signal.
    Type: Application
    Filed: April 9, 2021
    Publication date: April 28, 2022
    Applicant: SK hynix Inc.
    Inventor: Ji Hyo KANG
  • Patent number: 11296702
    Abstract: A signal transmission circuit of a semiconductor device includes a first emphasis circuit and a second emphasis circuit. The first emphasis circuit feeds a signal of an output node back to an input node. The first emphasis circuit may perform a first emphasis operation on a signal of the input node and the signal of the output node by adjusting a feedback time of the first emphasis circuit. The second emphasis circuit may be connected in parallel with the first emphasis circuit to perform a feedback of the signal of the output node to the input node. The second emphasis circuit may perform a second emphasis operation on the signal of the input node and the signal of the output node by adjusting a feedback time of the second emphasis circuit.
    Type: Grant
    Filed: February 8, 2021
    Date of Patent: April 5, 2022
    Assignee: SK hynix Inc.
    Inventor: Ji Hyo Kang
  • Publication number: 20220094314
    Abstract: An amplifier includes an amplification circuit, an equalization circuit, an output circuit, a first gain adjusting circuit, and a second gain adjusting circuit. The amplification circuit changes voltage levels of first and second amplification nodes based on first and second input signals. The equalization circuit changes the voltage levels of the first and second amplification nodes. The output circuit generates an output signal based on the voltage levels of the first and second amplification nodes. The first gain adjusting circuit changes voltage levels applied to the first and second amplification nodes based on the voltage levels of the first and second amplification nodes and a first gain control signal. The second gain adjusting circuit changes a voltage level of the output signal based on a second gain control signal.
    Type: Application
    Filed: December 7, 2021
    Publication date: March 24, 2022
    Applicant: SK hynix Inc.
    Inventor: Ji Hyo KANG